blob: 3e529470e7b0ffb4d9d2de0e7019acdb5929193b [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Andre Przywarabc613d82017-02-16 01:20:23 +00006config SUNXI_HIGH_SRAM
7 bool
8 default n
9 ---help---
10 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
11 with the first SRAM region being located at address 0.
12 Some newer SoCs map the boot ROM at address 0 instead and move the
13 SRAM to 64KB, just behind the mask ROM.
14 Chips using the latter setup are supposed to select this option to
15 adjust the addresses accordingly.
16
Hans de Goede44d8ae52015-04-06 20:33:34 +020017# Note only one of these may be selected at a time! But hidden choices are
18# not supported by Kconfig
19config SUNXI_GEN_SUN4I
20 bool
21 ---help---
22 Select this for sunxi SoCs which have resets and clocks set up
23 as the original A10 (mach-sun4i).
24
25config SUNXI_GEN_SUN6I
26 bool
27 ---help---
28 Select this for sunxi SoCs which have sun6i like periphery, like
29 separate ahb reset control registers, custom pmic bus, new style
30 watchdog, etc.
31
Icenowy Zheng9934aba2017-06-03 17:10:14 +080032config SUNXI_DRAM_DW
33 bool
34 ---help---
35 Select this for sunxi SoCs which uses a DRAM controller like the
36 DesignWare controller used in H3, mainly SoCs after H3, which do
37 not have official open-source DRAM initialization code, but can
38 use modified H3 DRAM initialization code.
Hans de Goede44d8ae52015-04-06 20:33:34 +020039
Icenowy Zheng87098d72017-06-03 17:10:16 +080040if SUNXI_DRAM_DW
41config SUNXI_DRAM_DW_16BIT
42 bool
43 ---help---
44 Select this for sunxi SoCs with DesignWare DRAM controller and
45 have only 16-bit memory buswidth.
46
47config SUNXI_DRAM_DW_32BIT
48 bool
49 ---help---
50 Select this for sunxi SoCs with DesignWare DRAM controller with
51 32-bit memory buswidth.
52endif
53
Andre Przywara7b82a222017-02-16 01:20:27 +000054config MACH_SUNXI_H3_H5
55 bool
Jernej Skrabeca05a4542017-04-27 00:03:37 +020056 select DM_I2C
Jernej Skrabec1ae5def2017-03-27 19:22:31 +020057 select SUNXI_DE2
Icenowy Zheng9934aba2017-06-03 17:10:14 +080058 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +080059 select SUNXI_DRAM_DW_32BIT
Andre Przywara7b82a222017-02-16 01:20:27 +000060 select SUNXI_GEN_SUN6I
61 select SUPPORT_SPL
62
Ian Campbell2c7e3b92014-10-24 21:20:44 +010063choice
64 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020065 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010066
Ian Campbellc3be2792014-10-24 21:20:45 +010067config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010068 bool "sun4i (Allwinner A10)"
69 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000070 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020071 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010072 select SUPPORT_SPL
73
Ian Campbellc3be2792014-10-24 21:20:45 +010074config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010075 bool "sun5i (Allwinner A13)"
76 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000077 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020078 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010079 select SUPPORT_SPL
80
Ian Campbellc3be2792014-10-24 21:20:45 +010081config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010082 bool "sun6i (Allwinner A31)"
83 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080084 select CPU_V7_HAS_NONSEC
85 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090086 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020087 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020088 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080089 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010090
Ian Campbellc3be2792014-10-24 21:20:45 +010091config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010092 bool "sun7i (Allwinner A20)"
93 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010094 select CPU_V7_HAS_NONSEC
95 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090096 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020097 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010098 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +020099 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100100
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200101config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100102 bool "sun8i (Allwinner A23)"
103 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800104 select CPU_V7_HAS_NONSEC
105 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900106 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +0200107 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100108 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800109 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100110
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530111config MACH_SUN8I_A33
112 bool "sun8i (Allwinner A33)"
113 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800114 select CPU_V7_HAS_NONSEC
115 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900116 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530117 select SUNXI_GEN_SUN6I
118 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800119 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530120
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800121config MACH_SUN8I_A83T
122 bool "sun8i (Allwinner A83T)"
123 select CPU_V7
124 select SUNXI_GEN_SUN6I
125 select SUPPORT_SPL
126
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100127config MACH_SUN8I_H3
128 bool "sun8i (Allwinner H3)"
129 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800130 select CPU_V7_HAS_NONSEC
131 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900132 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000133 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800134 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100135
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800136config MACH_SUN8I_R40
137 bool "sun8i (Allwinner R40)"
138 select CPU_V7
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800139 select CPU_V7_HAS_NONSEC
140 select CPU_V7_HAS_VIRT
141 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800142 select SUNXI_GEN_SUN6I
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800143 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800144 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800145 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800146
Icenowy Zhengc1994892017-04-08 15:30:12 +0800147config MACH_SUN8I_V3S
148 bool "sun8i (Allwinner V3s)"
149 select CPU_V7
150 select CPU_V7_HAS_NONSEC
151 select CPU_V7_HAS_VIRT
152 select ARCH_SUPPORT_PSCI
153 select SUNXI_GEN_SUN6I
154 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
155
Hans de Goede1871a8c2015-01-13 19:25:06 +0100156config MACH_SUN9I
157 bool "sun9i (Allwinner A80)"
158 select CPU_V7
Andre Przywarabc613d82017-02-16 01:20:23 +0000159 select SUNXI_HIGH_SRAM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100160 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800161 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100162
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800163config MACH_SUN50I
164 bool "sun50i (Allwinner A64)"
165 select ARM64
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200166 select DM_I2C
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200167 select SUNXI_DE2
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800168 select SUNXI_GEN_SUN6I
Andre Przywarabc613d82017-02-16 01:20:23 +0000169 select SUNXI_HIGH_SRAM
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000170 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800171 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800172 select SUNXI_DRAM_DW_32BIT
Andre Przywarad29adf82017-04-26 01:32:48 +0100173 select FIT
174 select SPL_LOAD_FIT
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800175
Andre Przywara997bde62017-02-16 01:20:28 +0000176config MACH_SUN50I_H5
177 bool "sun50i (Allwinner H5)"
178 select ARM64
179 select MACH_SUNXI_H3_H5
180 select SUNXI_HIGH_SRAM
Andre Przywarad29adf82017-04-26 01:32:48 +0100181 select FIT
182 select SPL_LOAD_FIT
Andre Przywara997bde62017-02-16 01:20:28 +0000183
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100184endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800185
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200186# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
187config MACH_SUN8I
188 bool
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800189 default y if MACH_SUN8I_A23
190 default y if MACH_SUN8I_A33
191 default y if MACH_SUN8I_A83T
192 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800193 default y if MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800194 default y if MACH_SUN8I_V3S
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200195
Andre Przywarab5402d12017-01-02 11:48:35 +0000196config RESERVE_ALLWINNER_BOOT0_HEADER
197 bool "reserve space for Allwinner boot0 header"
198 select ENABLE_ARM_SOC_BOOT0_HOOK
199 ---help---
200 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
201 filled with magic values post build. The Allwinner provided boot0
202 blob relies on this information to load and execute U-Boot.
203 Only needed on 64-bit Allwinner boards so far when using boot0.
204
Andre Przywara83843c92017-01-02 11:48:36 +0000205config ARM_BOOT_HOOK_RMR
206 bool
207 depends on ARM64
208 default y
209 select ENABLE_ARM_SOC_BOOT0_HOOK
210 ---help---
211 Insert some ARM32 code at the very beginning of the U-Boot binary
212 which uses an RMR register write to bring the core into AArch64 mode.
213 The very first instruction acts as a switch, since it's carefully
214 chosen to be a NOP in one mode and a branch in the other, so the
215 code would only be executed if not already in AArch64.
216 This allows both the SPL and the U-Boot proper to be entered in
217 either mode and switch to AArch64 if needed.
218
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800219if SUNXI_DRAM_DW
220config SUNXI_DRAM_DDR3
221 bool
222
223choice
224 prompt "DRAM Type and Timing"
225 default SUNXI_DRAM_DDR3_1333
226
227config SUNXI_DRAM_DDR3_1333
228 bool "DDR3 1333"
229 select SUNXI_DRAM_DDR3
230 ---help---
231 This option is the original only supported memory type, which suits
232 many H3/H5/A64 boards available now.
233
234endchoice
235endif
236
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800237config DRAM_TYPE
238 int "sunxi dram type"
239 depends on MACH_SUN8I_A83T
240 default 3
241 ---help---
242 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200243
Hans de Goede37781a12014-11-15 19:46:39 +0100244config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100245 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800246 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800247 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100248 default 312 if MACH_SUN6I || MACH_SUN8I
249 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywara52e31822017-01-02 11:48:37 +0000250 default 672 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100251 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800252 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
253 must be a multiple of 24. For the sun9i (A80), the tested values
254 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100255
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200256if MACH_SUN5I || MACH_SUN7I
257config DRAM_MBUS_CLK
258 int "sunxi mbus clock speed"
259 default 300
260 ---help---
261 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
262
263endif
264
Hans de Goede37781a12014-11-15 19:46:39 +0100265config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100266 int "sunxi dram zq value"
267 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
268 default 127 if MACH_SUN7I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800269 default 3881979 if MACH_SUN8I_R40
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800270 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000271 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100272 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100273 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100274
Hans de Goede8975cdf2015-05-13 15:00:46 +0200275config DRAM_ODT_EN
276 bool "sunxi dram odt enable"
277 default n if !MACH_SUN8I_A23
278 default y if MACH_SUN8I_A23
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800279 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000280 default y if MACH_SUN50I
Hans de Goede8975cdf2015-05-13 15:00:46 +0200281 ---help---
282 Select this to enable dram odt (on die termination).
283
Hans de Goede8ffc4872015-01-17 14:24:55 +0100284if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
285config DRAM_EMR1
286 int "sunxi dram emr1 value"
287 default 0 if MACH_SUN4I
288 default 4 if MACH_SUN5I || MACH_SUN7I
289 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100290 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200291
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200292config DRAM_TPR3
293 hex "sunxi dram tpr3 value"
294 default 0
295 ---help---
296 Set the dram controller tpr3 parameter. This parameter configures
297 the delay on the command lane and also phase shifts, which are
298 applied for sampling incoming read data. The default value 0
299 means that no phase/delay adjustments are necessary. Properly
300 configuring this parameter increases reliability at high DRAM
301 clock speeds.
302
303config DRAM_DQS_GATING_DELAY
304 hex "sunxi dram dqs_gating_delay value"
305 default 0
306 ---help---
307 Set the dram controller dqs_gating_delay parmeter. Each byte
308 encodes the DQS gating delay for each byte lane. The delay
309 granularity is 1/4 cycle. For example, the value 0x05060606
310 means that the delay is 5 quarter-cycles for one lane (1.25
311 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
312 The default value 0 means autodetection. The results of hardware
313 autodetection are not very reliable and depend on the chip
314 temperature (sometimes producing different results on cold start
315 and warm reboot). But the accuracy of hardware autodetection
316 is usually good enough, unless running at really high DRAM
317 clocks speeds (up to 600MHz). If unsure, keep as 0.
318
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200319choice
320 prompt "sunxi dram timings"
321 default DRAM_TIMINGS_VENDOR_MAGIC
322 ---help---
323 Select the timings of the DDR3 chips.
324
325config DRAM_TIMINGS_VENDOR_MAGIC
326 bool "Magic vendor timings from Android"
327 ---help---
328 The same DRAM timings as in the Allwinner boot0 bootloader.
329
330config DRAM_TIMINGS_DDR3_1066F_1333H
331 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
332 ---help---
333 Use the timings of the standard JEDEC DDR3-1066F speed bin for
334 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
335 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
336 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
337 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
338 that down binning to DDR3-1066F is supported (because DDR3-1066F
339 uses a bit faster timings than DDR3-1333H).
340
341config DRAM_TIMINGS_DDR3_800E_1066G_1333J
342 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
343 ---help---
344 Use the timings of the slowest possible JEDEC speed bin for the
345 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
346 DDR3-800E, DDR3-1066G or DDR3-1333J.
347
348endchoice
349
Hans de Goede37781a12014-11-15 19:46:39 +0100350endif
351
Hans de Goede8975cdf2015-05-13 15:00:46 +0200352if MACH_SUN8I_A23
353config DRAM_ODT_CORRECTION
354 int "sunxi dram odt correction value"
355 default 0
356 ---help---
357 Set the dram odt correction value (range -255 - 255). In allwinner
358 fex files, this option is found in bits 8-15 of the u32 odt_en variable
359 in the [dram] section. When bit 31 of the odt_en variable is set
360 then the correction is negative. Usually the value for this is 0.
361endif
362
Iain Patone71b4222015-03-28 10:26:38 +0000363config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800364 default 1008000000 if MACH_SUN4I
365 default 1008000000 if MACH_SUN5I
366 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000367 default 912000000 if MACH_SUN7I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800368 default 1008000000 if MACH_SUN8I
369 default 1008000000 if MACH_SUN9I
370 default 816000000 if MACH_SUN50I
Iain Patone71b4222015-03-28 10:26:38 +0000371
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800372config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100373 default "sun4i" if MACH_SUN4I
374 default "sun5i" if MACH_SUN5I
375 default "sun6i" if MACH_SUN6I
376 default "sun7i" if MACH_SUN7I
377 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100378 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200379 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200380
Masahiro Yamadadd840582014-07-30 14:08:14 +0900381config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900382 default "sunxi"
383
384config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900385 default "sunxi"
386
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200387config UART0_PORT_F
388 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200389 default n
390 ---help---
391 Repurpose the SD card slot for getting access to the UART0 serial
392 console. Primarily useful only for low level u-boot debugging on
393 tablets, where normal UART0 is difficult to access and requires
394 device disassembly and/or soldering. As the SD card can't be used
395 at the same time, the system can be only booted in the FEL mode.
396 Only enable this if you really know what you are doing.
397
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200398config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900399 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200400 default n
401 ---help---
402 Set this to enable various workarounds for old kernels, this results in
403 sub-optimal settings for newer kernels, only enable if needed.
404
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200405config MACPWR
406 string "MAC power pin"
407 default ""
408 help
409 Set the pin used to power the MAC. This takes a string in the format
410 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
411
Hans de Goedecd821132014-10-02 20:29:26 +0200412config MMC0_CD_PIN
413 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000414 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200415 default ""
416 ---help---
417 Set the card detect pin for mmc0, leave empty to not use cd. This
418 takes a string in the format understood by sunxi_name_to_gpio, e.g.
419 PH1 for pin 1 of port H.
420
421config MMC1_CD_PIN
422 string "Card detect pin for mmc1"
423 default ""
424 ---help---
425 See MMC0_CD_PIN help text.
426
427config MMC2_CD_PIN
428 string "Card detect pin for mmc2"
429 default ""
430 ---help---
431 See MMC0_CD_PIN help text.
432
433config MMC3_CD_PIN
434 string "Card detect pin for mmc3"
435 default ""
436 ---help---
437 See MMC0_CD_PIN help text.
438
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100439config MMC1_PINS
440 string "Pins for mmc1"
441 default ""
442 ---help---
443 Set the pins used for mmc1, when applicable. This takes a string in the
444 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
445
446config MMC2_PINS
447 string "Pins for mmc2"
448 default ""
449 ---help---
450 See MMC1_PINS help text.
451
452config MMC3_PINS
453 string "Pins for mmc3"
454 default ""
455 ---help---
456 See MMC1_PINS help text.
457
Hans de Goede2ccfac02014-10-02 20:43:50 +0200458config MMC_SUNXI_SLOT_EXTRA
459 int "mmc extra slot number"
460 default -1
461 ---help---
462 sunxi builds always enable mmc0, some boards also have a second sdcard
463 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
464 support for this.
465
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200466config INITIAL_USB_SCAN_DELAY
467 int "delay initial usb scan by x ms to allow builtin devices to init"
468 default 0
469 ---help---
470 Some boards have on board usb devices which need longer than the
471 USB spec's 1 second to connect from board powerup. Set this config
472 option to a non 0 value to add an extra delay before the first usb
473 bus scan.
474
Hans de Goede4458b7a2015-01-07 15:26:06 +0100475config USB0_VBUS_PIN
476 string "Vbus enable pin for usb0 (otg)"
477 default ""
478 ---help---
479 Set the Vbus enable pin for usb0 (otg). This takes a string in the
480 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
481
Hans de Goede52defe82015-02-16 22:13:43 +0100482config USB0_VBUS_DET
483 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100484 default ""
485 ---help---
486 Set the Vbus detect pin for usb0 (otg). This takes a string in the
487 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
488
Hans de Goede48c06c92015-06-14 17:29:53 +0200489config USB0_ID_DET
490 string "ID detect pin for usb0 (otg)"
491 default ""
492 ---help---
493 Set the ID detect pin for usb0 (otg). This takes a string in the
494 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
495
Hans de Goede115200c2014-11-07 16:09:00 +0100496config USB1_VBUS_PIN
497 string "Vbus enable pin for usb1 (ehci0)"
498 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100499 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100500 ---help---
501 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
502 a string in the format understood by sunxi_name_to_gpio, e.g.
503 PH1 for pin 1 of port H.
504
505config USB2_VBUS_PIN
506 string "Vbus enable pin for usb2 (ehci1)"
507 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100508 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100509 ---help---
510 See USB1_VBUS_PIN help text.
511
Hans de Goede60fa6302016-03-18 08:42:01 +0100512config USB3_VBUS_PIN
513 string "Vbus enable pin for usb3 (ehci2)"
514 default ""
515 ---help---
516 See USB1_VBUS_PIN help text.
517
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200518config I2C0_ENABLE
519 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800520 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200521 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200522 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200523 ---help---
524 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
525 its clock and setting up the bus. This is especially useful on devices
526 with slaves connected to the bus or with pins exposed through e.g. an
527 expansion port/header.
528
529config I2C1_ENABLE
530 bool "Enable I2C/TWI controller 1"
531 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200532 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200533 ---help---
534 See I2C0_ENABLE help text.
535
536config I2C2_ENABLE
537 bool "Enable I2C/TWI controller 2"
538 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200539 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200540 ---help---
541 See I2C0_ENABLE help text.
542
543if MACH_SUN6I || MACH_SUN7I
544config I2C3_ENABLE
545 bool "Enable I2C/TWI controller 3"
546 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200547 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200548 ---help---
549 See I2C0_ENABLE help text.
550endif
551
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100552if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100553config R_I2C_ENABLE
554 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100555 # This is used for the pmic on H3
556 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200557 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100558 ---help---
559 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100560endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100561
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200562if MACH_SUN7I
563config I2C4_ENABLE
564 bool "Enable I2C/TWI controller 4"
565 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200566 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200567 ---help---
568 See I2C0_ENABLE help text.
569endif
570
Hans de Goede2fcf0332015-04-25 17:25:14 +0200571config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900572 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200573 default n
574 ---help---
575 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
576
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200577config VIDEO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900578 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800579 depends on !MACH_SUN8I_A83T
580 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800581 depends on !MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800582 depends on !MACH_SUN8I_V3S
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800583 depends on !MACH_SUN9I
584 depends on !MACH_SUN50I
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200585 default y
586 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100587 Say Y here to add support for using a cfb console on the HDMI, LCD
588 or VGA output found on most sunxi devices. See doc/README.video for
589 info on how to select the video output and mode.
590
Hans de Goede2fbf0912014-12-23 23:04:35 +0100591config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900592 bool "HDMI output support"
Hans de Goede2fbf0912014-12-23 23:04:35 +0100593 depends on VIDEO && !MACH_SUN8I
594 default y
595 ---help---
596 Say Y here to add support for outputting video over HDMI.
597
Hans de Goeded9786d22014-12-25 13:58:06 +0100598config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900599 bool "VGA output support"
Hans de Goeded9786d22014-12-25 13:58:06 +0100600 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
601 default n
602 ---help---
603 Say Y here to add support for outputting video over VGA.
604
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100605config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900606 bool "VGA via LCD controller support"
Chen-Yu Tsai2583d5b2015-01-12 18:02:10 +0800607 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100608 default n
609 ---help---
610 Say Y here to add support for external DACs connected to the parallel
611 LCD interface driving a VGA connector, such as found on the
612 Olimex A13 boards.
613
Hans de Goedefb75d972015-01-25 15:33:07 +0100614config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900615 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100616 depends on VIDEO_VGA_VIA_LCD
617 default n
618 ---help---
619 Say Y here if you've a board which uses opendrain drivers for the vga
620 hsync and vsync signals. Opendrain drivers cannot generate steep enough
621 positive edges for a stable video output, so on boards with opendrain
622 drivers the sync signals must always be active high.
623
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800624config VIDEO_VGA_EXTERNAL_DAC_EN
625 string "LCD panel power enable pin"
626 depends on VIDEO_VGA_VIA_LCD
627 default ""
628 ---help---
629 Set the enable pin for the external VGA DAC. This takes a string in the
630 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
631
Hans de Goede39920c82015-08-03 19:20:26 +0200632config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900633 bool "Composite video output support"
Hans de Goede39920c82015-08-03 19:20:26 +0200634 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
635 default n
636 ---help---
637 Say Y here to add support for outputting composite video.
638
Hans de Goede2dae8002014-12-21 16:28:32 +0100639config VIDEO_LCD_MODE
640 string "LCD panel timing details"
641 depends on VIDEO
642 default ""
643 ---help---
644 LCD panel timing details string, leave empty if there is no LCD panel.
645 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
646 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200647 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100648
Hans de Goede65150322015-01-13 13:21:46 +0100649config VIDEO_LCD_DCLK_PHASE
650 int "LCD panel display clock phase"
651 depends on VIDEO
652 default 1
653 ---help---
654 Select LCD panel display clock phase shift, range 0-3.
655
Hans de Goede2dae8002014-12-21 16:28:32 +0100656config VIDEO_LCD_POWER
657 string "LCD panel power enable pin"
658 depends on VIDEO
659 default ""
660 ---help---
661 Set the power enable pin for the LCD panel. This takes a string in the
662 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
663
Hans de Goede242e3d82015-02-16 17:26:41 +0100664config VIDEO_LCD_RESET
665 string "LCD panel reset pin"
666 depends on VIDEO
667 default ""
668 ---help---
669 Set the reset pin for the LCD panel. This takes a string in the format
670 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
671
Hans de Goede2dae8002014-12-21 16:28:32 +0100672config VIDEO_LCD_BL_EN
673 string "LCD panel backlight enable pin"
674 depends on VIDEO
675 default ""
676 ---help---
677 Set the backlight enable pin for the LCD panel. This takes a string in the
678 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
679 port H.
680
681config VIDEO_LCD_BL_PWM
682 string "LCD panel backlight pwm pin"
683 depends on VIDEO
684 default ""
685 ---help---
686 Set the backlight pwm pin for the LCD panel. This takes a string in the
687 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200688
Hans de Goedea7403ae2015-01-22 21:02:42 +0100689config VIDEO_LCD_BL_PWM_ACTIVE_LOW
690 bool "LCD panel backlight pwm is inverted"
691 depends on VIDEO
692 default y
693 ---help---
694 Set this if the backlight pwm output is active low.
695
Hans de Goede55410082015-02-16 17:23:25 +0100696config VIDEO_LCD_PANEL_I2C
697 bool "LCD panel needs to be configured via i2c"
698 depends on VIDEO
Hans de Goede1fc42012015-03-07 12:00:02 +0100699 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200700 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100701 ---help---
702 Say y here if the LCD panel needs to be configured via i2c. This
703 will add a bitbang i2c controller using gpios to talk to the LCD.
704
705config VIDEO_LCD_PANEL_I2C_SDA
706 string "LCD panel i2c interface SDA pin"
707 depends on VIDEO_LCD_PANEL_I2C
708 default "PG12"
709 ---help---
710 Set the SDA pin for the LCD i2c interface. This takes a string in the
711 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
712
713config VIDEO_LCD_PANEL_I2C_SCL
714 string "LCD panel i2c interface SCL pin"
715 depends on VIDEO_LCD_PANEL_I2C
716 default "PG10"
717 ---help---
718 Set the SCL pin for the LCD i2c interface. This takes a string in the
719 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
720
Hans de Goede213480e2015-01-01 22:04:34 +0100721
722# Note only one of these may be selected at a time! But hidden choices are
723# not supported by Kconfig
724config VIDEO_LCD_IF_PARALLEL
725 bool
726
727config VIDEO_LCD_IF_LVDS
728 bool
729
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200730config SUNXI_DE2
731 bool
732 default n
733
Jernej Skrabec56009452017-03-27 19:22:32 +0200734config VIDEO_DE2
735 bool "Display Engine 2 video driver"
736 depends on SUNXI_DE2
737 select DM_VIDEO
738 select DISPLAY
739 default y
740 ---help---
741 Say y here if you want to build DE2 video driver which is present on
742 newer SoCs. Currently only HDMI output is supported.
743
Hans de Goede213480e2015-01-01 22:04:34 +0100744
745choice
746 prompt "LCD panel support"
747 depends on VIDEO
748 ---help---
749 Select which type of LCD panel to support.
750
751config VIDEO_LCD_PANEL_PARALLEL
752 bool "Generic parallel interface LCD panel"
753 select VIDEO_LCD_IF_PARALLEL
754
755config VIDEO_LCD_PANEL_LVDS
756 bool "Generic lvds interface LCD panel"
757 select VIDEO_LCD_IF_LVDS
758
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200759config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
760 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
761 select VIDEO_LCD_SSD2828
762 select VIDEO_LCD_IF_PARALLEL
763 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200764 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
765
766config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
767 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
768 select VIDEO_LCD_ANX9804
769 select VIDEO_LCD_IF_PARALLEL
770 select VIDEO_LCD_PANEL_I2C
771 ---help---
772 Select this for eDP LCD panels with 4 lanes running at 1.62G,
773 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200774
Hans de Goede27515b22015-01-20 09:23:36 +0100775config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
776 bool "Hitachi tx18d42vm LCD panel"
777 select VIDEO_LCD_HITACHI_TX18D42VM
778 select VIDEO_LCD_IF_LVDS
779 ---help---
780 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
781
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100782config VIDEO_LCD_TL059WV5C0
783 bool "tl059wv5c0 LCD panel"
784 select VIDEO_LCD_PANEL_I2C
785 select VIDEO_LCD_IF_PARALLEL
786 ---help---
787 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
788 Aigo M60/M608/M606 tablets.
789
Hans de Goede213480e2015-01-01 22:04:34 +0100790endchoice
791
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200792config SATAPWR
793 string "SATA power pin"
794 default ""
795 help
796 Set the pins used to power the SATA. This takes a string in the
797 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
798 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100799
Hans de Goedec13f60d2015-01-25 12:10:48 +0100800config GMAC_TX_DELAY
801 int "GMAC Transmit Clock Delay Chain"
802 default 0
803 ---help---
804 Set the GMAC Transmit Clock Delay Chain value.
805
Hans de Goedeff42d102015-09-13 13:02:48 +0200806config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800807 default 0x4fe00000 if MACH_SUN4I
808 default 0x4fe00000 if MACH_SUN5I
809 default 0x4fe00000 if MACH_SUN6I
810 default 0x4fe00000 if MACH_SUN7I
811 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200812 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800813 default 0x4fe00000 if MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200814
Masahiro Yamadadd840582014-07-30 14:08:14 +0900815endif