blob: b47034f4175ee90a4b79739d0b9c6396177287cb [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Alexandru Gagniuc0dcf18c2017-04-04 10:02:58 -07006# FIXME: Should not redefine these Kconfig symbols
Simon Glass8f925582016-10-17 20:12:36 -06007config PRE_CONSOLE_BUFFER
8 default y
9
Simon Glass53b5bf32016-09-12 23:18:39 -060010config SPL_GPIO_SUPPORT
11 default y
12
Simon Glass77d2f7f2016-09-12 23:18:41 -060013config SPL_LIBCOMMON_SUPPORT
14 default y
15
Simon Glass1646eba2016-09-12 23:18:42 -060016config SPL_LIBDISK_SUPPORT
17 default y
18
Simon Glasscc4288e2016-09-12 23:18:43 -060019config SPL_LIBGENERIC_SUPPORT
20 default y
21
Simon Glass1fdf7c62016-09-12 23:18:44 -060022config SPL_MMC_SUPPORT
Alexandru Gagniuc0dcf18c2017-04-04 10:02:58 -070023 depends on SPL && GENERIC_MMC
Simon Glass1fdf7c62016-09-12 23:18:44 -060024 default y
25
Simon Glass22537972016-09-12 23:18:54 -060026config SPL_POWER_SUPPORT
27 default y
28
Simon Glasse00f76c2016-09-12 23:18:56 -060029config SPL_SERIAL_SUPPORT
30 default y
31
Andre Przywarabc613d82017-02-16 01:20:23 +000032config SUNXI_HIGH_SRAM
33 bool
34 default n
35 ---help---
36 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
37 with the first SRAM region being located at address 0.
38 Some newer SoCs map the boot ROM at address 0 instead and move the
39 SRAM to 64KB, just behind the mask ROM.
40 Chips using the latter setup are supposed to select this option to
41 adjust the addresses accordingly.
42
Hans de Goede44d8ae52015-04-06 20:33:34 +020043# Note only one of these may be selected at a time! But hidden choices are
44# not supported by Kconfig
45config SUNXI_GEN_SUN4I
46 bool
47 ---help---
48 Select this for sunxi SoCs which have resets and clocks set up
49 as the original A10 (mach-sun4i).
50
51config SUNXI_GEN_SUN6I
52 bool
53 ---help---
54 Select this for sunxi SoCs which have sun6i like periphery, like
55 separate ahb reset control registers, custom pmic bus, new style
56 watchdog, etc.
57
58
Andre Przywara7b82a222017-02-16 01:20:27 +000059config MACH_SUNXI_H3_H5
60 bool
Jernej Skrabec1ae5def2017-03-27 19:22:31 +020061 select SUNXI_DE2
Andre Przywara7b82a222017-02-16 01:20:27 +000062 select SUNXI_GEN_SUN6I
63 select SUPPORT_SPL
64
Ian Campbell2c7e3b92014-10-24 21:20:44 +010065choice
66 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020067 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010068
Ian Campbellc3be2792014-10-24 21:20:45 +010069config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010070 bool "sun4i (Allwinner A10)"
71 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000072 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020073 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010074 select SUPPORT_SPL
75
Ian Campbellc3be2792014-10-24 21:20:45 +010076config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010077 bool "sun5i (Allwinner A13)"
78 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000079 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020080 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010081 select SUPPORT_SPL
82
Ian Campbellc3be2792014-10-24 21:20:45 +010083config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010084 bool "sun6i (Allwinner A31)"
85 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080086 select CPU_V7_HAS_NONSEC
87 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090088 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020089 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020090 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080091 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010092
Ian Campbellc3be2792014-10-24 21:20:45 +010093config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010094 bool "sun7i (Allwinner A20)"
95 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010096 select CPU_V7_HAS_NONSEC
97 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090098 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020099 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100100 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200101 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100102
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200103config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100104 bool "sun8i (Allwinner A23)"
105 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800106 select CPU_V7_HAS_NONSEC
107 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900108 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +0200109 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100110 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800111 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100112
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530113config MACH_SUN8I_A33
114 bool "sun8i (Allwinner A33)"
115 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800116 select CPU_V7_HAS_NONSEC
117 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900118 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530119 select SUNXI_GEN_SUN6I
120 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800121 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530122
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800123config MACH_SUN8I_A83T
124 bool "sun8i (Allwinner A83T)"
125 select CPU_V7
126 select SUNXI_GEN_SUN6I
127 select SUPPORT_SPL
128
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100129config MACH_SUN8I_H3
130 bool "sun8i (Allwinner H3)"
131 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800132 select CPU_V7_HAS_NONSEC
133 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900134 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000135 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800136 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100137
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800138config MACH_SUN8I_R40
139 bool "sun8i (Allwinner R40)"
140 select CPU_V7
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800141 select CPU_V7_HAS_NONSEC
142 select CPU_V7_HAS_VIRT
143 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800144 select SUNXI_GEN_SUN6I
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800145 select SUPPORT_SPL
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800146
Icenowy Zhengc1994892017-04-08 15:30:12 +0800147config MACH_SUN8I_V3S
148 bool "sun8i (Allwinner V3s)"
149 select CPU_V7
150 select CPU_V7_HAS_NONSEC
151 select CPU_V7_HAS_VIRT
152 select ARCH_SUPPORT_PSCI
153 select SUNXI_GEN_SUN6I
154 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
155
Hans de Goede1871a8c2015-01-13 19:25:06 +0100156config MACH_SUN9I
157 bool "sun9i (Allwinner A80)"
158 select CPU_V7
Andre Przywarabc613d82017-02-16 01:20:23 +0000159 select SUNXI_HIGH_SRAM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100160 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800161 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100162
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800163config MACH_SUN50I
164 bool "sun50i (Allwinner A64)"
165 select ARM64
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200166 select SUNXI_DE2
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800167 select SUNXI_GEN_SUN6I
Andre Przywarabc613d82017-02-16 01:20:23 +0000168 select SUNXI_HIGH_SRAM
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000169 select SUPPORT_SPL
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800170
Andre Przywara997bde62017-02-16 01:20:28 +0000171config MACH_SUN50I_H5
172 bool "sun50i (Allwinner H5)"
173 select ARM64
174 select MACH_SUNXI_H3_H5
175 select SUNXI_HIGH_SRAM
176
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100177endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800178
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200179# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
180config MACH_SUN8I
181 bool
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800182 default y if MACH_SUN8I_A23
183 default y if MACH_SUN8I_A33
184 default y if MACH_SUN8I_A83T
185 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800186 default y if MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800187 default y if MACH_SUN8I_V3S
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200188
Andre Przywarab5402d12017-01-02 11:48:35 +0000189config RESERVE_ALLWINNER_BOOT0_HEADER
190 bool "reserve space for Allwinner boot0 header"
191 select ENABLE_ARM_SOC_BOOT0_HOOK
192 ---help---
193 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
194 filled with magic values post build. The Allwinner provided boot0
195 blob relies on this information to load and execute U-Boot.
196 Only needed on 64-bit Allwinner boards so far when using boot0.
197
Andre Przywara83843c92017-01-02 11:48:36 +0000198config ARM_BOOT_HOOK_RMR
199 bool
200 depends on ARM64
201 default y
202 select ENABLE_ARM_SOC_BOOT0_HOOK
203 ---help---
204 Insert some ARM32 code at the very beginning of the U-Boot binary
205 which uses an RMR register write to bring the core into AArch64 mode.
206 The very first instruction acts as a switch, since it's carefully
207 chosen to be a NOP in one mode and a branch in the other, so the
208 code would only be executed if not already in AArch64.
209 This allows both the SPL and the U-Boot proper to be entered in
210 either mode and switch to AArch64 if needed.
211
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800212config DRAM_TYPE
213 int "sunxi dram type"
214 depends on MACH_SUN8I_A83T
215 default 3
216 ---help---
217 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200218
Hans de Goede37781a12014-11-15 19:46:39 +0100219config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100220 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800221 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800222 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100223 default 312 if MACH_SUN6I || MACH_SUN8I
224 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywara52e31822017-01-02 11:48:37 +0000225 default 672 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100226 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800227 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
228 must be a multiple of 24. For the sun9i (A80), the tested values
229 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100230
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200231if MACH_SUN5I || MACH_SUN7I
232config DRAM_MBUS_CLK
233 int "sunxi mbus clock speed"
234 default 300
235 ---help---
236 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
237
238endif
239
Hans de Goede37781a12014-11-15 19:46:39 +0100240config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100241 int "sunxi dram zq value"
242 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
243 default 127 if MACH_SUN7I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800244 default 3881979 if MACH_SUN8I_R40
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800245 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000246 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100247 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100248 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100249
Hans de Goede8975cdf2015-05-13 15:00:46 +0200250config DRAM_ODT_EN
251 bool "sunxi dram odt enable"
252 default n if !MACH_SUN8I_A23
253 default y if MACH_SUN8I_A23
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800254 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000255 default y if MACH_SUN50I
Hans de Goede8975cdf2015-05-13 15:00:46 +0200256 ---help---
257 Select this to enable dram odt (on die termination).
258
Hans de Goede8ffc4872015-01-17 14:24:55 +0100259if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
260config DRAM_EMR1
261 int "sunxi dram emr1 value"
262 default 0 if MACH_SUN4I
263 default 4 if MACH_SUN5I || MACH_SUN7I
264 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100265 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200266
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200267config DRAM_TPR3
268 hex "sunxi dram tpr3 value"
269 default 0
270 ---help---
271 Set the dram controller tpr3 parameter. This parameter configures
272 the delay on the command lane and also phase shifts, which are
273 applied for sampling incoming read data. The default value 0
274 means that no phase/delay adjustments are necessary. Properly
275 configuring this parameter increases reliability at high DRAM
276 clock speeds.
277
278config DRAM_DQS_GATING_DELAY
279 hex "sunxi dram dqs_gating_delay value"
280 default 0
281 ---help---
282 Set the dram controller dqs_gating_delay parmeter. Each byte
283 encodes the DQS gating delay for each byte lane. The delay
284 granularity is 1/4 cycle. For example, the value 0x05060606
285 means that the delay is 5 quarter-cycles for one lane (1.25
286 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
287 The default value 0 means autodetection. The results of hardware
288 autodetection are not very reliable and depend on the chip
289 temperature (sometimes producing different results on cold start
290 and warm reboot). But the accuracy of hardware autodetection
291 is usually good enough, unless running at really high DRAM
292 clocks speeds (up to 600MHz). If unsure, keep as 0.
293
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200294choice
295 prompt "sunxi dram timings"
296 default DRAM_TIMINGS_VENDOR_MAGIC
297 ---help---
298 Select the timings of the DDR3 chips.
299
300config DRAM_TIMINGS_VENDOR_MAGIC
301 bool "Magic vendor timings from Android"
302 ---help---
303 The same DRAM timings as in the Allwinner boot0 bootloader.
304
305config DRAM_TIMINGS_DDR3_1066F_1333H
306 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
307 ---help---
308 Use the timings of the standard JEDEC DDR3-1066F speed bin for
309 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
310 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
311 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
312 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
313 that down binning to DDR3-1066F is supported (because DDR3-1066F
314 uses a bit faster timings than DDR3-1333H).
315
316config DRAM_TIMINGS_DDR3_800E_1066G_1333J
317 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
318 ---help---
319 Use the timings of the slowest possible JEDEC speed bin for the
320 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
321 DDR3-800E, DDR3-1066G or DDR3-1333J.
322
323endchoice
324
Hans de Goede37781a12014-11-15 19:46:39 +0100325endif
326
Hans de Goede8975cdf2015-05-13 15:00:46 +0200327if MACH_SUN8I_A23
328config DRAM_ODT_CORRECTION
329 int "sunxi dram odt correction value"
330 default 0
331 ---help---
332 Set the dram odt correction value (range -255 - 255). In allwinner
333 fex files, this option is found in bits 8-15 of the u32 odt_en variable
334 in the [dram] section. When bit 31 of the odt_en variable is set
335 then the correction is negative. Usually the value for this is 0.
336endif
337
Iain Patone71b4222015-03-28 10:26:38 +0000338config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800339 default 1008000000 if MACH_SUN4I
340 default 1008000000 if MACH_SUN5I
341 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000342 default 912000000 if MACH_SUN7I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800343 default 1008000000 if MACH_SUN8I
344 default 1008000000 if MACH_SUN9I
345 default 816000000 if MACH_SUN50I
Iain Patone71b4222015-03-28 10:26:38 +0000346
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800347config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100348 default "sun4i" if MACH_SUN4I
349 default "sun5i" if MACH_SUN5I
350 default "sun6i" if MACH_SUN6I
351 default "sun7i" if MACH_SUN7I
352 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100353 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200354 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200355
Masahiro Yamadadd840582014-07-30 14:08:14 +0900356config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900357 default "sunxi"
358
359config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900360 default "sunxi"
361
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200362config UART0_PORT_F
363 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200364 default n
365 ---help---
366 Repurpose the SD card slot for getting access to the UART0 serial
367 console. Primarily useful only for low level u-boot debugging on
368 tablets, where normal UART0 is difficult to access and requires
369 device disassembly and/or soldering. As the SD card can't be used
370 at the same time, the system can be only booted in the FEL mode.
371 Only enable this if you really know what you are doing.
372
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200373config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900374 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200375 default n
376 ---help---
377 Set this to enable various workarounds for old kernels, this results in
378 sub-optimal settings for newer kernels, only enable if needed.
379
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200380config MACPWR
381 string "MAC power pin"
382 default ""
383 help
384 Set the pin used to power the MAC. This takes a string in the format
385 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
386
Hans de Goedecd821132014-10-02 20:29:26 +0200387config MMC0_CD_PIN
388 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000389 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200390 default ""
391 ---help---
392 Set the card detect pin for mmc0, leave empty to not use cd. This
393 takes a string in the format understood by sunxi_name_to_gpio, e.g.
394 PH1 for pin 1 of port H.
395
396config MMC1_CD_PIN
397 string "Card detect pin for mmc1"
398 default ""
399 ---help---
400 See MMC0_CD_PIN help text.
401
402config MMC2_CD_PIN
403 string "Card detect pin for mmc2"
404 default ""
405 ---help---
406 See MMC0_CD_PIN help text.
407
408config MMC3_CD_PIN
409 string "Card detect pin for mmc3"
410 default ""
411 ---help---
412 See MMC0_CD_PIN help text.
413
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100414config MMC1_PINS
415 string "Pins for mmc1"
416 default ""
417 ---help---
418 Set the pins used for mmc1, when applicable. This takes a string in the
419 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
420
421config MMC2_PINS
422 string "Pins for mmc2"
423 default ""
424 ---help---
425 See MMC1_PINS help text.
426
427config MMC3_PINS
428 string "Pins for mmc3"
429 default ""
430 ---help---
431 See MMC1_PINS help text.
432
Hans de Goede2ccfac02014-10-02 20:43:50 +0200433config MMC_SUNXI_SLOT_EXTRA
434 int "mmc extra slot number"
435 default -1
436 ---help---
437 sunxi builds always enable mmc0, some boards also have a second sdcard
438 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
439 support for this.
440
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200441config INITIAL_USB_SCAN_DELAY
442 int "delay initial usb scan by x ms to allow builtin devices to init"
443 default 0
444 ---help---
445 Some boards have on board usb devices which need longer than the
446 USB spec's 1 second to connect from board powerup. Set this config
447 option to a non 0 value to add an extra delay before the first usb
448 bus scan.
449
Hans de Goede4458b7a2015-01-07 15:26:06 +0100450config USB0_VBUS_PIN
451 string "Vbus enable pin for usb0 (otg)"
452 default ""
453 ---help---
454 Set the Vbus enable pin for usb0 (otg). This takes a string in the
455 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
456
Hans de Goede52defe82015-02-16 22:13:43 +0100457config USB0_VBUS_DET
458 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100459 default ""
460 ---help---
461 Set the Vbus detect pin for usb0 (otg). This takes a string in the
462 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
463
Hans de Goede48c06c92015-06-14 17:29:53 +0200464config USB0_ID_DET
465 string "ID detect pin for usb0 (otg)"
466 default ""
467 ---help---
468 Set the ID detect pin for usb0 (otg). This takes a string in the
469 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
470
Hans de Goede115200c2014-11-07 16:09:00 +0100471config USB1_VBUS_PIN
472 string "Vbus enable pin for usb1 (ehci0)"
473 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100474 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100475 ---help---
476 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
477 a string in the format understood by sunxi_name_to_gpio, e.g.
478 PH1 for pin 1 of port H.
479
480config USB2_VBUS_PIN
481 string "Vbus enable pin for usb2 (ehci1)"
482 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100483 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100484 ---help---
485 See USB1_VBUS_PIN help text.
486
Hans de Goede60fa6302016-03-18 08:42:01 +0100487config USB3_VBUS_PIN
488 string "Vbus enable pin for usb3 (ehci2)"
489 default ""
490 ---help---
491 See USB1_VBUS_PIN help text.
492
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200493config I2C0_ENABLE
494 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800495 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200496 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200497 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200498 ---help---
499 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
500 its clock and setting up the bus. This is especially useful on devices
501 with slaves connected to the bus or with pins exposed through e.g. an
502 expansion port/header.
503
504config I2C1_ENABLE
505 bool "Enable I2C/TWI controller 1"
506 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200507 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200508 ---help---
509 See I2C0_ENABLE help text.
510
511config I2C2_ENABLE
512 bool "Enable I2C/TWI controller 2"
513 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200514 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200515 ---help---
516 See I2C0_ENABLE help text.
517
518if MACH_SUN6I || MACH_SUN7I
519config I2C3_ENABLE
520 bool "Enable I2C/TWI controller 3"
521 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200522 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200523 ---help---
524 See I2C0_ENABLE help text.
525endif
526
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100527if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100528config R_I2C_ENABLE
529 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100530 # This is used for the pmic on H3
531 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200532 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100533 ---help---
534 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100535endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100536
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200537if MACH_SUN7I
538config I2C4_ENABLE
539 bool "Enable I2C/TWI controller 4"
540 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200541 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200542 ---help---
543 See I2C0_ENABLE help text.
544endif
545
Hans de Goede2fcf0332015-04-25 17:25:14 +0200546config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900547 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200548 default n
549 ---help---
550 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
551
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200552config VIDEO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900553 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800554 depends on !MACH_SUN8I_A83T
555 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800556 depends on !MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800557 depends on !MACH_SUN8I_V3S
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800558 depends on !MACH_SUN9I
559 depends on !MACH_SUN50I
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200560 default y
561 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100562 Say Y here to add support for using a cfb console on the HDMI, LCD
563 or VGA output found on most sunxi devices. See doc/README.video for
564 info on how to select the video output and mode.
565
Hans de Goede2fbf0912014-12-23 23:04:35 +0100566config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900567 bool "HDMI output support"
Hans de Goede2fbf0912014-12-23 23:04:35 +0100568 depends on VIDEO && !MACH_SUN8I
569 default y
570 ---help---
571 Say Y here to add support for outputting video over HDMI.
572
Hans de Goeded9786d22014-12-25 13:58:06 +0100573config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900574 bool "VGA output support"
Hans de Goeded9786d22014-12-25 13:58:06 +0100575 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
576 default n
577 ---help---
578 Say Y here to add support for outputting video over VGA.
579
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100580config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900581 bool "VGA via LCD controller support"
Chen-Yu Tsai2583d5b2015-01-12 18:02:10 +0800582 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100583 default n
584 ---help---
585 Say Y here to add support for external DACs connected to the parallel
586 LCD interface driving a VGA connector, such as found on the
587 Olimex A13 boards.
588
Hans de Goedefb75d972015-01-25 15:33:07 +0100589config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900590 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100591 depends on VIDEO_VGA_VIA_LCD
592 default n
593 ---help---
594 Say Y here if you've a board which uses opendrain drivers for the vga
595 hsync and vsync signals. Opendrain drivers cannot generate steep enough
596 positive edges for a stable video output, so on boards with opendrain
597 drivers the sync signals must always be active high.
598
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800599config VIDEO_VGA_EXTERNAL_DAC_EN
600 string "LCD panel power enable pin"
601 depends on VIDEO_VGA_VIA_LCD
602 default ""
603 ---help---
604 Set the enable pin for the external VGA DAC. This takes a string in the
605 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
606
Hans de Goede39920c82015-08-03 19:20:26 +0200607config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900608 bool "Composite video output support"
Hans de Goede39920c82015-08-03 19:20:26 +0200609 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
610 default n
611 ---help---
612 Say Y here to add support for outputting composite video.
613
Hans de Goede2dae8002014-12-21 16:28:32 +0100614config VIDEO_LCD_MODE
615 string "LCD panel timing details"
616 depends on VIDEO
617 default ""
618 ---help---
619 LCD panel timing details string, leave empty if there is no LCD panel.
620 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
621 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200622 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100623
Hans de Goede65150322015-01-13 13:21:46 +0100624config VIDEO_LCD_DCLK_PHASE
625 int "LCD panel display clock phase"
626 depends on VIDEO
627 default 1
628 ---help---
629 Select LCD panel display clock phase shift, range 0-3.
630
Hans de Goede2dae8002014-12-21 16:28:32 +0100631config VIDEO_LCD_POWER
632 string "LCD panel power enable pin"
633 depends on VIDEO
634 default ""
635 ---help---
636 Set the power enable pin for the LCD panel. This takes a string in the
637 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
638
Hans de Goede242e3d82015-02-16 17:26:41 +0100639config VIDEO_LCD_RESET
640 string "LCD panel reset pin"
641 depends on VIDEO
642 default ""
643 ---help---
644 Set the reset pin for the LCD panel. This takes a string in the format
645 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
646
Hans de Goede2dae8002014-12-21 16:28:32 +0100647config VIDEO_LCD_BL_EN
648 string "LCD panel backlight enable pin"
649 depends on VIDEO
650 default ""
651 ---help---
652 Set the backlight enable pin for the LCD panel. This takes a string in the
653 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
654 port H.
655
656config VIDEO_LCD_BL_PWM
657 string "LCD panel backlight pwm pin"
658 depends on VIDEO
659 default ""
660 ---help---
661 Set the backlight pwm pin for the LCD panel. This takes a string in the
662 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200663
Hans de Goedea7403ae2015-01-22 21:02:42 +0100664config VIDEO_LCD_BL_PWM_ACTIVE_LOW
665 bool "LCD panel backlight pwm is inverted"
666 depends on VIDEO
667 default y
668 ---help---
669 Set this if the backlight pwm output is active low.
670
Hans de Goede55410082015-02-16 17:23:25 +0100671config VIDEO_LCD_PANEL_I2C
672 bool "LCD panel needs to be configured via i2c"
673 depends on VIDEO
Hans de Goede1fc42012015-03-07 12:00:02 +0100674 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200675 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100676 ---help---
677 Say y here if the LCD panel needs to be configured via i2c. This
678 will add a bitbang i2c controller using gpios to talk to the LCD.
679
680config VIDEO_LCD_PANEL_I2C_SDA
681 string "LCD panel i2c interface SDA pin"
682 depends on VIDEO_LCD_PANEL_I2C
683 default "PG12"
684 ---help---
685 Set the SDA pin for the LCD i2c interface. This takes a string in the
686 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
687
688config VIDEO_LCD_PANEL_I2C_SCL
689 string "LCD panel i2c interface SCL pin"
690 depends on VIDEO_LCD_PANEL_I2C
691 default "PG10"
692 ---help---
693 Set the SCL pin for the LCD i2c interface. This takes a string in the
694 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
695
Hans de Goede213480e2015-01-01 22:04:34 +0100696
697# Note only one of these may be selected at a time! But hidden choices are
698# not supported by Kconfig
699config VIDEO_LCD_IF_PARALLEL
700 bool
701
702config VIDEO_LCD_IF_LVDS
703 bool
704
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200705config SUNXI_DE2
706 bool
707 default n
708
Hans de Goede213480e2015-01-01 22:04:34 +0100709
710choice
711 prompt "LCD panel support"
712 depends on VIDEO
713 ---help---
714 Select which type of LCD panel to support.
715
716config VIDEO_LCD_PANEL_PARALLEL
717 bool "Generic parallel interface LCD panel"
718 select VIDEO_LCD_IF_PARALLEL
719
720config VIDEO_LCD_PANEL_LVDS
721 bool "Generic lvds interface LCD panel"
722 select VIDEO_LCD_IF_LVDS
723
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200724config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
725 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
726 select VIDEO_LCD_SSD2828
727 select VIDEO_LCD_IF_PARALLEL
728 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200729 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
730
731config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
732 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
733 select VIDEO_LCD_ANX9804
734 select VIDEO_LCD_IF_PARALLEL
735 select VIDEO_LCD_PANEL_I2C
736 ---help---
737 Select this for eDP LCD panels with 4 lanes running at 1.62G,
738 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200739
Hans de Goede27515b22015-01-20 09:23:36 +0100740config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
741 bool "Hitachi tx18d42vm LCD panel"
742 select VIDEO_LCD_HITACHI_TX18D42VM
743 select VIDEO_LCD_IF_LVDS
744 ---help---
745 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
746
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100747config VIDEO_LCD_TL059WV5C0
748 bool "tl059wv5c0 LCD panel"
749 select VIDEO_LCD_PANEL_I2C
750 select VIDEO_LCD_IF_PARALLEL
751 ---help---
752 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
753 Aigo M60/M608/M606 tablets.
754
Hans de Goede213480e2015-01-01 22:04:34 +0100755endchoice
756
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200757config SATAPWR
758 string "SATA power pin"
759 default ""
760 help
761 Set the pins used to power the SATA. This takes a string in the
762 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
763 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100764
Hans de Goedec13f60d2015-01-25 12:10:48 +0100765config GMAC_TX_DELAY
766 int "GMAC Transmit Clock Delay Chain"
767 default 0
768 ---help---
769 Set the GMAC Transmit Clock Delay Chain value.
770
Hans de Goedeff42d102015-09-13 13:02:48 +0200771config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800772 default 0x4fe00000 if MACH_SUN4I
773 default 0x4fe00000 if MACH_SUN5I
774 default 0x4fe00000 if MACH_SUN6I
775 default 0x4fe00000 if MACH_SUN7I
776 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200777 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800778 default 0x4fe00000 if MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200779
Masahiro Yamadadd840582014-07-30 14:08:14 +0900780endif