blob: 37b42521a4ef52f404f772e0c1a7f5a6a58e2805 [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Simon Glass8f925582016-10-17 20:12:36 -06006config PRE_CONSOLE_BUFFER
7 default y
8
Simon Glass53b5bf32016-09-12 23:18:39 -06009config SPL_GPIO_SUPPORT
10 default y
11
Simon Glass77d2f7f2016-09-12 23:18:41 -060012config SPL_LIBCOMMON_SUPPORT
13 default y
14
Simon Glass1646eba2016-09-12 23:18:42 -060015config SPL_LIBDISK_SUPPORT
16 default y
17
Simon Glasscc4288e2016-09-12 23:18:43 -060018config SPL_LIBGENERIC_SUPPORT
19 default y
20
Simon Glass1fdf7c62016-09-12 23:18:44 -060021config SPL_MMC_SUPPORT
22 default y
23
Simon Glass22537972016-09-12 23:18:54 -060024config SPL_POWER_SUPPORT
25 default y
26
Simon Glasse00f76c2016-09-12 23:18:56 -060027config SPL_SERIAL_SUPPORT
28 default y
29
Hans de Goede44d8ae52015-04-06 20:33:34 +020030# Note only one of these may be selected at a time! But hidden choices are
31# not supported by Kconfig
32config SUNXI_GEN_SUN4I
33 bool
34 ---help---
35 Select this for sunxi SoCs which have resets and clocks set up
36 as the original A10 (mach-sun4i).
37
38config SUNXI_GEN_SUN6I
39 bool
40 ---help---
41 Select this for sunxi SoCs which have sun6i like periphery, like
42 separate ahb reset control registers, custom pmic bus, new style
43 watchdog, etc.
44
45
Ian Campbell2c7e3b92014-10-24 21:20:44 +010046choice
47 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020048 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010049
Ian Campbellc3be2792014-10-24 21:20:45 +010050config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010051 bool "sun4i (Allwinner A10)"
52 select CPU_V7
Hans de Goede44d8ae52015-04-06 20:33:34 +020053 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010054 select SUPPORT_SPL
55
Ian Campbellc3be2792014-10-24 21:20:45 +010056config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010057 bool "sun5i (Allwinner A13)"
58 select CPU_V7
Hans de Goede44d8ae52015-04-06 20:33:34 +020059 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010060 select SUPPORT_SPL
61
Ian Campbellc3be2792014-10-24 21:20:45 +010062config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010063 bool "sun6i (Allwinner A31)"
64 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080065 select CPU_V7_HAS_NONSEC
66 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090067 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020068 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020069 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080070 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010071
Ian Campbellc3be2792014-10-24 21:20:45 +010072config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010073 bool "sun7i (Allwinner A20)"
74 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010075 select CPU_V7_HAS_NONSEC
76 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090077 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020078 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010079 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +020080 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010081
Hans de Goede5e6bacd2015-04-06 20:55:39 +020082config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +010083 bool "sun8i (Allwinner A23)"
84 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +080085 select CPU_V7_HAS_NONSEC
86 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090087 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020088 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +010089 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +080090 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010091
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +053092config MACH_SUN8I_A33
93 bool "sun8i (Allwinner A33)"
94 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +080095 select CPU_V7_HAS_NONSEC
96 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090097 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +053098 select SUNXI_GEN_SUN6I
99 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800100 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530101
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800102config MACH_SUN8I_A83T
103 bool "sun8i (Allwinner A83T)"
104 select CPU_V7
105 select SUNXI_GEN_SUN6I
106 select SUPPORT_SPL
107
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100108config MACH_SUN8I_H3
109 bool "sun8i (Allwinner H3)"
110 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800111 select CPU_V7_HAS_NONSEC
112 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900113 select ARCH_SUPPORT_PSCI
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100114 select SUNXI_GEN_SUN6I
Jens Kuske0404d532015-11-17 15:12:59 +0100115 select SUPPORT_SPL
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800116 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100117
Hans de Goede1871a8c2015-01-13 19:25:06 +0100118config MACH_SUN9I
119 bool "sun9i (Allwinner A80)"
120 select CPU_V7
121 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800122 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100123
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800124config MACH_SUN50I
125 bool "sun50i (Allwinner A64)"
126 select ARM64
127 select SUNXI_GEN_SUN6I
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000128 select SUPPORT_SPL
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800129
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100130endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800131
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200132# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
133config MACH_SUN8I
134 bool
vishnupatekar762e24a2015-11-29 01:07:19 +0800135 default y if MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_H3 || MACH_SUN8I_A83T
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200136
Andre Przywarab5402d12017-01-02 11:48:35 +0000137config RESERVE_ALLWINNER_BOOT0_HEADER
138 bool "reserve space for Allwinner boot0 header"
139 select ENABLE_ARM_SOC_BOOT0_HOOK
140 ---help---
141 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
142 filled with magic values post build. The Allwinner provided boot0
143 blob relies on this information to load and execute U-Boot.
144 Only needed on 64-bit Allwinner boards so far when using boot0.
145
Andre Przywara83843c92017-01-02 11:48:36 +0000146config ARM_BOOT_HOOK_RMR
147 bool
148 depends on ARM64
149 default y
150 select ENABLE_ARM_SOC_BOOT0_HOOK
151 ---help---
152 Insert some ARM32 code at the very beginning of the U-Boot binary
153 which uses an RMR register write to bring the core into AArch64 mode.
154 The very first instruction acts as a switch, since it's carefully
155 chosen to be a NOP in one mode and a branch in the other, so the
156 code would only be executed if not already in AArch64.
157 This allows both the SPL and the U-Boot proper to be entered in
158 either mode and switch to AArch64 if needed.
159
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800160config DRAM_TYPE
161 int "sunxi dram type"
162 depends on MACH_SUN8I_A83T
163 default 3
164 ---help---
165 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200166
Hans de Goede37781a12014-11-15 19:46:39 +0100167config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100168 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800169 default 792 if MACH_SUN9I
Hans de Goede8ffc4872015-01-17 14:24:55 +0100170 default 312 if MACH_SUN6I || MACH_SUN8I
171 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywara52e31822017-01-02 11:48:37 +0000172 default 672 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100173 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800174 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
175 must be a multiple of 24. For the sun9i (A80), the tested values
176 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100177
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200178if MACH_SUN5I || MACH_SUN7I
179config DRAM_MBUS_CLK
180 int "sunxi mbus clock speed"
181 default 300
182 ---help---
183 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
184
185endif
186
Hans de Goede37781a12014-11-15 19:46:39 +0100187config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100188 int "sunxi dram zq value"
189 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
190 default 127 if MACH_SUN7I
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800191 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000192 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100193 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100194 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100195
Hans de Goede8975cdf2015-05-13 15:00:46 +0200196config DRAM_ODT_EN
197 bool "sunxi dram odt enable"
198 default n if !MACH_SUN8I_A23
199 default y if MACH_SUN8I_A23
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000200 default y if MACH_SUN50I
Hans de Goede8975cdf2015-05-13 15:00:46 +0200201 ---help---
202 Select this to enable dram odt (on die termination).
203
Hans de Goede8ffc4872015-01-17 14:24:55 +0100204if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
205config DRAM_EMR1
206 int "sunxi dram emr1 value"
207 default 0 if MACH_SUN4I
208 default 4 if MACH_SUN5I || MACH_SUN7I
209 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100210 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200211
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200212config DRAM_TPR3
213 hex "sunxi dram tpr3 value"
214 default 0
215 ---help---
216 Set the dram controller tpr3 parameter. This parameter configures
217 the delay on the command lane and also phase shifts, which are
218 applied for sampling incoming read data. The default value 0
219 means that no phase/delay adjustments are necessary. Properly
220 configuring this parameter increases reliability at high DRAM
221 clock speeds.
222
223config DRAM_DQS_GATING_DELAY
224 hex "sunxi dram dqs_gating_delay value"
225 default 0
226 ---help---
227 Set the dram controller dqs_gating_delay parmeter. Each byte
228 encodes the DQS gating delay for each byte lane. The delay
229 granularity is 1/4 cycle. For example, the value 0x05060606
230 means that the delay is 5 quarter-cycles for one lane (1.25
231 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
232 The default value 0 means autodetection. The results of hardware
233 autodetection are not very reliable and depend on the chip
234 temperature (sometimes producing different results on cold start
235 and warm reboot). But the accuracy of hardware autodetection
236 is usually good enough, unless running at really high DRAM
237 clocks speeds (up to 600MHz). If unsure, keep as 0.
238
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200239choice
240 prompt "sunxi dram timings"
241 default DRAM_TIMINGS_VENDOR_MAGIC
242 ---help---
243 Select the timings of the DDR3 chips.
244
245config DRAM_TIMINGS_VENDOR_MAGIC
246 bool "Magic vendor timings from Android"
247 ---help---
248 The same DRAM timings as in the Allwinner boot0 bootloader.
249
250config DRAM_TIMINGS_DDR3_1066F_1333H
251 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
252 ---help---
253 Use the timings of the standard JEDEC DDR3-1066F speed bin for
254 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
255 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
256 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
257 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
258 that down binning to DDR3-1066F is supported (because DDR3-1066F
259 uses a bit faster timings than DDR3-1333H).
260
261config DRAM_TIMINGS_DDR3_800E_1066G_1333J
262 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
263 ---help---
264 Use the timings of the slowest possible JEDEC speed bin for the
265 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
266 DDR3-800E, DDR3-1066G or DDR3-1333J.
267
268endchoice
269
Hans de Goede37781a12014-11-15 19:46:39 +0100270endif
271
Hans de Goede8975cdf2015-05-13 15:00:46 +0200272if MACH_SUN8I_A23
273config DRAM_ODT_CORRECTION
274 int "sunxi dram odt correction value"
275 default 0
276 ---help---
277 Set the dram odt correction value (range -255 - 255). In allwinner
278 fex files, this option is found in bits 8-15 of the u32 odt_en variable
279 in the [dram] section. When bit 31 of the odt_en variable is set
280 then the correction is negative. Usually the value for this is 0.
281endif
282
Iain Patone71b4222015-03-28 10:26:38 +0000283config SYS_CLK_FREQ
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200284 default 816000000 if MACH_SUN50I
Iain Patone71b4222015-03-28 10:26:38 +0000285 default 912000000 if MACH_SUN7I
Chen-Yu Tsaic53344a2016-10-28 18:21:34 +0800286 default 1008000000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I || MACH_SUN9I
Iain Patone71b4222015-03-28 10:26:38 +0000287
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800288config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100289 default "sun4i" if MACH_SUN4I
290 default "sun5i" if MACH_SUN5I
291 default "sun6i" if MACH_SUN6I
292 default "sun7i" if MACH_SUN7I
293 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100294 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200295 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200296
Masahiro Yamadadd840582014-07-30 14:08:14 +0900297config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900298 default "sunxi"
299
300config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900301 default "sunxi"
302
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200303config UART0_PORT_F
304 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200305 default n
306 ---help---
307 Repurpose the SD card slot for getting access to the UART0 serial
308 console. Primarily useful only for low level u-boot debugging on
309 tablets, where normal UART0 is difficult to access and requires
310 device disassembly and/or soldering. As the SD card can't be used
311 at the same time, the system can be only booted in the FEL mode.
312 Only enable this if you really know what you are doing.
313
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200314config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900315 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200316 default n
317 ---help---
318 Set this to enable various workarounds for old kernels, this results in
319 sub-optimal settings for newer kernels, only enable if needed.
320
Hans de Goedecd821132014-10-02 20:29:26 +0200321config MMC0_CD_PIN
322 string "Card detect pin for mmc0"
Chen-Yu Tsaiacdab172016-05-02 10:28:08 +0800323 default "PF6" if MACH_SUN8I_A83T || MACH_SUN8I_H3 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200324 default ""
325 ---help---
326 Set the card detect pin for mmc0, leave empty to not use cd. This
327 takes a string in the format understood by sunxi_name_to_gpio, e.g.
328 PH1 for pin 1 of port H.
329
330config MMC1_CD_PIN
331 string "Card detect pin for mmc1"
332 default ""
333 ---help---
334 See MMC0_CD_PIN help text.
335
336config MMC2_CD_PIN
337 string "Card detect pin for mmc2"
338 default ""
339 ---help---
340 See MMC0_CD_PIN help text.
341
342config MMC3_CD_PIN
343 string "Card detect pin for mmc3"
344 default ""
345 ---help---
346 See MMC0_CD_PIN help text.
347
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100348config MMC1_PINS
349 string "Pins for mmc1"
350 default ""
351 ---help---
352 Set the pins used for mmc1, when applicable. This takes a string in the
353 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
354
355config MMC2_PINS
356 string "Pins for mmc2"
357 default ""
358 ---help---
359 See MMC1_PINS help text.
360
361config MMC3_PINS
362 string "Pins for mmc3"
363 default ""
364 ---help---
365 See MMC1_PINS help text.
366
Hans de Goede2ccfac02014-10-02 20:43:50 +0200367config MMC_SUNXI_SLOT_EXTRA
368 int "mmc extra slot number"
369 default -1
370 ---help---
371 sunxi builds always enable mmc0, some boards also have a second sdcard
372 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
373 support for this.
374
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200375config INITIAL_USB_SCAN_DELAY
376 int "delay initial usb scan by x ms to allow builtin devices to init"
377 default 0
378 ---help---
379 Some boards have on board usb devices which need longer than the
380 USB spec's 1 second to connect from board powerup. Set this config
381 option to a non 0 value to add an extra delay before the first usb
382 bus scan.
383
Hans de Goede4458b7a2015-01-07 15:26:06 +0100384config USB0_VBUS_PIN
385 string "Vbus enable pin for usb0 (otg)"
386 default ""
387 ---help---
388 Set the Vbus enable pin for usb0 (otg). This takes a string in the
389 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
390
Hans de Goede52defe82015-02-16 22:13:43 +0100391config USB0_VBUS_DET
392 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100393 default ""
394 ---help---
395 Set the Vbus detect pin for usb0 (otg). This takes a string in the
396 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
397
Hans de Goede48c06c92015-06-14 17:29:53 +0200398config USB0_ID_DET
399 string "ID detect pin for usb0 (otg)"
400 default ""
401 ---help---
402 Set the ID detect pin for usb0 (otg). This takes a string in the
403 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
404
Hans de Goede115200c2014-11-07 16:09:00 +0100405config USB1_VBUS_PIN
406 string "Vbus enable pin for usb1 (ehci0)"
407 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100408 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100409 ---help---
410 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
411 a string in the format understood by sunxi_name_to_gpio, e.g.
412 PH1 for pin 1 of port H.
413
414config USB2_VBUS_PIN
415 string "Vbus enable pin for usb2 (ehci1)"
416 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100417 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100418 ---help---
419 See USB1_VBUS_PIN help text.
420
Hans de Goede60fa6302016-03-18 08:42:01 +0100421config USB3_VBUS_PIN
422 string "Vbus enable pin for usb3 (ehci2)"
423 default ""
424 ---help---
425 See USB1_VBUS_PIN help text.
426
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200427config I2C0_ENABLE
428 bool "Enable I2C/TWI controller 0"
429 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
430 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200431 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200432 ---help---
433 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
434 its clock and setting up the bus. This is especially useful on devices
435 with slaves connected to the bus or with pins exposed through e.g. an
436 expansion port/header.
437
438config I2C1_ENABLE
439 bool "Enable I2C/TWI controller 1"
440 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200441 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200442 ---help---
443 See I2C0_ENABLE help text.
444
445config I2C2_ENABLE
446 bool "Enable I2C/TWI controller 2"
447 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200448 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200449 ---help---
450 See I2C0_ENABLE help text.
451
452if MACH_SUN6I || MACH_SUN7I
453config I2C3_ENABLE
454 bool "Enable I2C/TWI controller 3"
455 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200456 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200457 ---help---
458 See I2C0_ENABLE help text.
459endif
460
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100461if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100462config R_I2C_ENABLE
463 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100464 # This is used for the pmic on H3
465 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200466 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100467 ---help---
468 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100469endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100470
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200471if MACH_SUN7I
472config I2C4_ENABLE
473 bool "Enable I2C/TWI controller 4"
474 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200475 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200476 ---help---
477 See I2C0_ENABLE help text.
478endif
479
Hans de Goede2fcf0332015-04-25 17:25:14 +0200480config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900481 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200482 default n
483 ---help---
484 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
485
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200486config VIDEO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900487 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Andre Przywarafa855d32016-09-05 01:32:40 +0100488 depends on !MACH_SUN8I_A83T && !MACH_SUN8I_H3 && !MACH_SUN9I && !MACH_SUN50I
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200489 default y
490 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100491 Say Y here to add support for using a cfb console on the HDMI, LCD
492 or VGA output found on most sunxi devices. See doc/README.video for
493 info on how to select the video output and mode.
494
Hans de Goede2fbf0912014-12-23 23:04:35 +0100495config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900496 bool "HDMI output support"
Hans de Goede2fbf0912014-12-23 23:04:35 +0100497 depends on VIDEO && !MACH_SUN8I
498 default y
499 ---help---
500 Say Y here to add support for outputting video over HDMI.
501
Hans de Goeded9786d22014-12-25 13:58:06 +0100502config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900503 bool "VGA output support"
Hans de Goeded9786d22014-12-25 13:58:06 +0100504 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
505 default n
506 ---help---
507 Say Y here to add support for outputting video over VGA.
508
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100509config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900510 bool "VGA via LCD controller support"
Chen-Yu Tsai2583d5b2015-01-12 18:02:10 +0800511 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100512 default n
513 ---help---
514 Say Y here to add support for external DACs connected to the parallel
515 LCD interface driving a VGA connector, such as found on the
516 Olimex A13 boards.
517
Hans de Goedefb75d972015-01-25 15:33:07 +0100518config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900519 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100520 depends on VIDEO_VGA_VIA_LCD
521 default n
522 ---help---
523 Say Y here if you've a board which uses opendrain drivers for the vga
524 hsync and vsync signals. Opendrain drivers cannot generate steep enough
525 positive edges for a stable video output, so on boards with opendrain
526 drivers the sync signals must always be active high.
527
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800528config VIDEO_VGA_EXTERNAL_DAC_EN
529 string "LCD panel power enable pin"
530 depends on VIDEO_VGA_VIA_LCD
531 default ""
532 ---help---
533 Set the enable pin for the external VGA DAC. This takes a string in the
534 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
535
Hans de Goede39920c82015-08-03 19:20:26 +0200536config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900537 bool "Composite video output support"
Hans de Goede39920c82015-08-03 19:20:26 +0200538 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
539 default n
540 ---help---
541 Say Y here to add support for outputting composite video.
542
Hans de Goede2dae8002014-12-21 16:28:32 +0100543config VIDEO_LCD_MODE
544 string "LCD panel timing details"
545 depends on VIDEO
546 default ""
547 ---help---
548 LCD panel timing details string, leave empty if there is no LCD panel.
549 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
550 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200551 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100552
Hans de Goede65150322015-01-13 13:21:46 +0100553config VIDEO_LCD_DCLK_PHASE
554 int "LCD panel display clock phase"
555 depends on VIDEO
556 default 1
557 ---help---
558 Select LCD panel display clock phase shift, range 0-3.
559
Hans de Goede2dae8002014-12-21 16:28:32 +0100560config VIDEO_LCD_POWER
561 string "LCD panel power enable pin"
562 depends on VIDEO
563 default ""
564 ---help---
565 Set the power enable pin for the LCD panel. This takes a string in the
566 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
567
Hans de Goede242e3d82015-02-16 17:26:41 +0100568config VIDEO_LCD_RESET
569 string "LCD panel reset pin"
570 depends on VIDEO
571 default ""
572 ---help---
573 Set the reset pin for the LCD panel. This takes a string in the format
574 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
575
Hans de Goede2dae8002014-12-21 16:28:32 +0100576config VIDEO_LCD_BL_EN
577 string "LCD panel backlight enable pin"
578 depends on VIDEO
579 default ""
580 ---help---
581 Set the backlight enable pin for the LCD panel. This takes a string in the
582 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
583 port H.
584
585config VIDEO_LCD_BL_PWM
586 string "LCD panel backlight pwm pin"
587 depends on VIDEO
588 default ""
589 ---help---
590 Set the backlight pwm pin for the LCD panel. This takes a string in the
591 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200592
Hans de Goedea7403ae2015-01-22 21:02:42 +0100593config VIDEO_LCD_BL_PWM_ACTIVE_LOW
594 bool "LCD panel backlight pwm is inverted"
595 depends on VIDEO
596 default y
597 ---help---
598 Set this if the backlight pwm output is active low.
599
Hans de Goede55410082015-02-16 17:23:25 +0100600config VIDEO_LCD_PANEL_I2C
601 bool "LCD panel needs to be configured via i2c"
602 depends on VIDEO
Hans de Goede1fc42012015-03-07 12:00:02 +0100603 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200604 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100605 ---help---
606 Say y here if the LCD panel needs to be configured via i2c. This
607 will add a bitbang i2c controller using gpios to talk to the LCD.
608
609config VIDEO_LCD_PANEL_I2C_SDA
610 string "LCD panel i2c interface SDA pin"
611 depends on VIDEO_LCD_PANEL_I2C
612 default "PG12"
613 ---help---
614 Set the SDA pin for the LCD i2c interface. This takes a string in the
615 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
616
617config VIDEO_LCD_PANEL_I2C_SCL
618 string "LCD panel i2c interface SCL pin"
619 depends on VIDEO_LCD_PANEL_I2C
620 default "PG10"
621 ---help---
622 Set the SCL pin for the LCD i2c interface. This takes a string in the
623 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
624
Hans de Goede213480e2015-01-01 22:04:34 +0100625
626# Note only one of these may be selected at a time! But hidden choices are
627# not supported by Kconfig
628config VIDEO_LCD_IF_PARALLEL
629 bool
630
631config VIDEO_LCD_IF_LVDS
632 bool
633
634
635choice
636 prompt "LCD panel support"
637 depends on VIDEO
638 ---help---
639 Select which type of LCD panel to support.
640
641config VIDEO_LCD_PANEL_PARALLEL
642 bool "Generic parallel interface LCD panel"
643 select VIDEO_LCD_IF_PARALLEL
644
645config VIDEO_LCD_PANEL_LVDS
646 bool "Generic lvds interface LCD panel"
647 select VIDEO_LCD_IF_LVDS
648
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200649config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
650 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
651 select VIDEO_LCD_SSD2828
652 select VIDEO_LCD_IF_PARALLEL
653 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200654 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
655
656config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
657 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
658 select VIDEO_LCD_ANX9804
659 select VIDEO_LCD_IF_PARALLEL
660 select VIDEO_LCD_PANEL_I2C
661 ---help---
662 Select this for eDP LCD panels with 4 lanes running at 1.62G,
663 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200664
Hans de Goede27515b22015-01-20 09:23:36 +0100665config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
666 bool "Hitachi tx18d42vm LCD panel"
667 select VIDEO_LCD_HITACHI_TX18D42VM
668 select VIDEO_LCD_IF_LVDS
669 ---help---
670 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
671
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100672config VIDEO_LCD_TL059WV5C0
673 bool "tl059wv5c0 LCD panel"
674 select VIDEO_LCD_PANEL_I2C
675 select VIDEO_LCD_IF_PARALLEL
676 ---help---
677 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
678 Aigo M60/M608/M606 tablets.
679
Hans de Goede213480e2015-01-01 22:04:34 +0100680endchoice
681
682
Hans de Goedec13f60d2015-01-25 12:10:48 +0100683config GMAC_TX_DELAY
684 int "GMAC Transmit Clock Delay Chain"
685 default 0
686 ---help---
687 Set the GMAC Transmit Clock Delay Chain value.
688
Hans de Goedeff42d102015-09-13 13:02:48 +0200689config SPL_STACK_R_ADDR
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200690 default 0x4fe00000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN7I || MACH_SUN8I || MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200691 default 0x2fe00000 if MACH_SUN9I
692
Masahiro Yamadadd840582014-07-30 14:08:14 +0900693endif