blob: 6277abc3ccbecc78695fec1059412211d5c356f9 [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsichb5299932017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Tekidd928bf2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Tekifdfa9342018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Tekiaf303932018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekic335e992018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki0354f4b2018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki7d0b1652018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zhengda261652018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jagan Teki71d9edf2018-01-11 13:21:58 +053051config SUN6I_P2WI
52 bool "Allwinner sun6i internal P2WI controller"
53 help
54 If you say yes to this option, support will be included for the
55 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56 SOCs.
57 The P2WI looks like an SMBus controller (which supports only byte
58 accesses), except that it only supports one slave device.
59 This interface is used to connect to specific PMIC devices (like the
60 AXP221).
61
Jagan Teki2aa697a2018-01-11 13:21:15 +053062config SUN6I_PRCM
63 bool
64 help
65 Support for the PRCM (Power/Reset/Clock Management) unit available
66 in A31 SoC.
67
Jagan Teki735fb252018-02-14 22:28:30 +053068config AXP_PMIC_BUS
69 bool "Sunxi AXP PMIC bus access helpers"
70 help
71 Select this PMIC bus access helpers for Sunxi platform PRCM or other
72 AXP family PMIC devices.
73
Jagan Teki6f6f8832018-01-11 13:23:52 +053074config SUN8I_RSB
75 bool "Allwinner sunXi Reduced Serial Bus Driver"
76 help
77 Say y here to enable support for Allwinner's Reduced Serial Bus
78 (RSB) support. This controller is responsible for communicating
79 with various RSB based devices, such as AXP223, AXP8XX PMICs,
80 and AC100/AC200 ICs.
81
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080082config SUNXI_SRAM_ADDRESS
83 hex
84 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Icenowy Zheng6f796a92018-07-21 16:20:31 +080085 default 0x20000 if MACH_SUN50I_H6
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080086 default 0x0
Andre Przywarabc613d82017-02-16 01:20:23 +000087 ---help---
88 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
89 with the first SRAM region being located at address 0.
90 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080091 SRAM to a different address.
Andre Przywarabc613d82017-02-16 01:20:23 +000092
Andre Przywarabe0d2172018-06-27 01:42:53 +010093config SUNXI_A64_TIMER_ERRATUM
94 bool
95
Hans de Goede44d8ae52015-04-06 20:33:34 +020096# Note only one of these may be selected at a time! But hidden choices are
97# not supported by Kconfig
98config SUNXI_GEN_SUN4I
99 bool
100 ---help---
101 Select this for sunxi SoCs which have resets and clocks set up
102 as the original A10 (mach-sun4i).
103
104config SUNXI_GEN_SUN6I
105 bool
106 ---help---
107 Select this for sunxi SoCs which have sun6i like periphery, like
108 separate ahb reset control registers, custom pmic bus, new style
109 watchdog, etc.
110
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800111config SUNXI_DRAM_DW
112 bool
113 ---help---
114 Select this for sunxi SoCs which uses a DRAM controller like the
115 DesignWare controller used in H3, mainly SoCs after H3, which do
116 not have official open-source DRAM initialization code, but can
117 use modified H3 DRAM initialization code.
Hans de Goede44d8ae52015-04-06 20:33:34 +0200118
Icenowy Zheng87098d72017-06-03 17:10:16 +0800119if SUNXI_DRAM_DW
120config SUNXI_DRAM_DW_16BIT
121 bool
122 ---help---
123 Select this for sunxi SoCs with DesignWare DRAM controller and
124 have only 16-bit memory buswidth.
125
126config SUNXI_DRAM_DW_32BIT
127 bool
128 ---help---
129 Select this for sunxi SoCs with DesignWare DRAM controller with
130 32-bit memory buswidth.
131endif
132
Andre Przywara7b82a222017-02-16 01:20:27 +0000133config MACH_SUNXI_H3_H5
134 bool
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200135 select DM_I2C
Jagan Tekidd322812018-05-07 13:03:38 +0530136 select PHY_SUN4I_USB
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200137 select SUNXI_DE2
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800138 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800139 select SUNXI_DRAM_DW_32BIT
Andre Przywara7b82a222017-02-16 01:20:27 +0000140 select SUNXI_GEN_SUN6I
141 select SUPPORT_SPL
142
Icenowy Zhengf8aa3f82018-10-25 17:23:06 +0800143# TODO: try out A80's 8GiB DRAM space
144config SUNXI_DRAM_MAX_SIZE
145 hex
146 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
147 default 0x80000000
148
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100149choice
150 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +0200151 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100152
Ian Campbellc3be2792014-10-24 21:20:45 +0100153config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100154 bool "sun4i (Allwinner A10)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530155 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000156 select ARM_CORTEX_CPU_IS_UP
Adam Sampsondf63fcc2018-06-30 01:02:29 +0100157 select DM_MMC if MMC
158 select DM_SCSI if SCSI
Jagan Tekidd322812018-05-07 13:03:38 +0530159 select PHY_SUN4I_USB
Jagan Tekidd928bf2018-01-10 16:03:34 +0530160 select DRAM_SUN4I
Hans de Goede44d8ae52015-04-06 20:33:34 +0200161 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100162 select SUPPORT_SPL
163
Ian Campbellc3be2792014-10-24 21:20:45 +0100164config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100165 bool "sun5i (Allwinner A13)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530166 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000167 select ARM_CORTEX_CPU_IS_UP
Jagan Tekidd928bf2018-01-10 16:03:34 +0530168 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530169 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200170 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100171 select SUPPORT_SPL
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500172 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100173
Ian Campbellc3be2792014-10-24 21:20:45 +0100174config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100175 bool "sun6i (Allwinner A31)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530176 select CPU_V7A
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800177 select CPU_V7_HAS_NONSEC
178 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900179 select ARCH_SUPPORT_PSCI
Jagan Tekifdfa9342018-03-17 00:16:36 +0530180 select DRAM_SUN6I
Jagan Tekidd322812018-05-07 13:03:38 +0530181 select PHY_SUN4I_USB
Jagan Teki71d9edf2018-01-11 13:21:58 +0530182 select SUN6I_P2WI
Jagan Teki2aa697a2018-01-11 13:21:15 +0530183 select SUN6I_PRCM
Hans de Goede44d8ae52015-04-06 20:33:34 +0200184 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +0200185 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800186 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100187
Ian Campbellc3be2792014-10-24 21:20:45 +0100188config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100189 bool "sun7i (Allwinner A20)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530190 select CPU_V7A
Hans de Goedeea624e12014-11-14 09:34:30 +0100191 select CPU_V7_HAS_NONSEC
192 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900193 select ARCH_SUPPORT_PSCI
Jagan Tekidd928bf2018-01-10 16:03:34 +0530194 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530195 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200196 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100197 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200198 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100199
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200200config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100201 bool "sun8i (Allwinner A23)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530202 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800203 select CPU_V7_HAS_NONSEC
204 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900205 select ARCH_SUPPORT_PSCI
Jagan Tekiaf303932018-01-10 16:15:14 +0530206 select DRAM_SUN8I_A23
Jagan Tekidd322812018-05-07 13:03:38 +0530207 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200208 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100209 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800210 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500211 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100212
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530213config MACH_SUN8I_A33
214 bool "sun8i (Allwinner A33)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530215 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800216 select CPU_V7_HAS_NONSEC
217 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900218 select ARCH_SUPPORT_PSCI
Jagan Tekic335e992018-01-10 16:17:39 +0530219 select DRAM_SUN8I_A33
Jagan Tekidd322812018-05-07 13:03:38 +0530220 select PHY_SUN4I_USB
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530221 select SUNXI_GEN_SUN6I
222 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800223 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500224 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530225
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800226config MACH_SUN8I_A83T
227 bool "sun8i (Allwinner A83T)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530228 select CPU_V7A
Jagan Teki0354f4b2018-01-10 16:20:26 +0530229 select DRAM_SUN8I_A83T
Jagan Tekidd322812018-05-07 13:03:38 +0530230 select PHY_SUN4I_USB
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800231 select SUNXI_GEN_SUN6I
Maxime Ripard343ff162017-08-23 12:03:42 +0200232 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800233 select SUPPORT_SPL
234
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100235config MACH_SUN8I_H3
236 bool "sun8i (Allwinner H3)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530237 select CPU_V7A
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800238 select CPU_V7_HAS_NONSEC
239 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900240 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000241 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800242 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100243
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800244config MACH_SUN8I_R40
245 bool "sun8i (Allwinner R40)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530246 select CPU_V7A
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800247 select CPU_V7_HAS_NONSEC
248 select CPU_V7_HAS_VIRT
249 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800250 select SUNXI_GEN_SUN6I
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800251 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800252 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800253 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800254
Icenowy Zhengc1994892017-04-08 15:30:12 +0800255config MACH_SUN8I_V3S
256 bool "sun8i (Allwinner V3s)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530257 select CPU_V7A
Icenowy Zhengc1994892017-04-08 15:30:12 +0800258 select CPU_V7_HAS_NONSEC
259 select CPU_V7_HAS_VIRT
260 select ARCH_SUPPORT_PSCI
261 select SUNXI_GEN_SUN6I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800262 select SUNXI_DRAM_DW
263 select SUNXI_DRAM_DW_16BIT
264 select SUPPORT_SPL
Icenowy Zhengc1994892017-04-08 15:30:12 +0800265 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
266
Hans de Goede1871a8c2015-01-13 19:25:06 +0100267config MACH_SUN9I
268 bool "sun9i (Allwinner A80)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530269 select CPU_V7A
Jagan Teki7d0b1652018-03-17 00:18:01 +0530270 select DRAM_SUN9I
Jagan Teki63928fa2018-01-11 13:23:02 +0530271 select SUN6I_PRCM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100272 select SUNXI_GEN_SUN6I
Jagan Teki6f6f8832018-01-11 13:23:52 +0530273 select SUN8I_RSB
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800274 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100275
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800276config MACH_SUN50I
277 bool "sun50i (Allwinner A64)"
278 select ARM64
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200279 select DM_I2C
Jagan Tekidd322812018-05-07 13:03:38 +0530280 select PHY_SUN4I_USB
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200281 select SUNXI_DE2
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800282 select SUNXI_GEN_SUN6I
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000283 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800284 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800285 select SUNXI_DRAM_DW_32BIT
Andre Przywarad29adf82017-04-26 01:32:48 +0100286 select FIT
287 select SPL_LOAD_FIT
Andre Przywarabe0d2172018-06-27 01:42:53 +0100288 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800289
Andre Przywara997bde62017-02-16 01:20:28 +0000290config MACH_SUN50I_H5
291 bool "sun50i (Allwinner H5)"
292 select ARM64
293 select MACH_SUNXI_H3_H5
Andre Przywarad29adf82017-04-26 01:32:48 +0100294 select FIT
295 select SPL_LOAD_FIT
Andre Przywara997bde62017-02-16 01:20:28 +0000296
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800297config MACH_SUN50I_H6
298 bool "sun50i (Allwinner H6)"
299 select ARM64
300 select SUPPORT_SPL
301 select FIT
302 select SPL_LOAD_FIT
303 select DRAM_SUN50I_H6
304
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100305endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800306
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200307# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
308config MACH_SUN8I
309 bool
Jagan Teki6f6f8832018-01-11 13:23:52 +0530310 select SUN8I_RSB
Jagan Teki63928fa2018-01-11 13:23:02 +0530311 select SUN6I_PRCM
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800312 default y if MACH_SUN8I_A23
313 default y if MACH_SUN8I_A33
314 default y if MACH_SUN8I_A83T
315 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800316 default y if MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800317 default y if MACH_SUN8I_V3S
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200318
Andre Przywarab5402d12017-01-02 11:48:35 +0000319config RESERVE_ALLWINNER_BOOT0_HEADER
320 bool "reserve space for Allwinner boot0 header"
321 select ENABLE_ARM_SOC_BOOT0_HOOK
322 ---help---
323 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
324 filled with magic values post build. The Allwinner provided boot0
325 blob relies on this information to load and execute U-Boot.
326 Only needed on 64-bit Allwinner boards so far when using boot0.
327
Andre Przywara83843c92017-01-02 11:48:36 +0000328config ARM_BOOT_HOOK_RMR
329 bool
330 depends on ARM64
331 default y
332 select ENABLE_ARM_SOC_BOOT0_HOOK
333 ---help---
334 Insert some ARM32 code at the very beginning of the U-Boot binary
335 which uses an RMR register write to bring the core into AArch64 mode.
336 The very first instruction acts as a switch, since it's carefully
337 chosen to be a NOP in one mode and a branch in the other, so the
338 code would only be executed if not already in AArch64.
339 This allows both the SPL and the U-Boot proper to be entered in
340 either mode and switch to AArch64 if needed.
341
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800342if SUNXI_DRAM_DW
343config SUNXI_DRAM_DDR3
344 bool
345
Icenowy Zheng67337e62017-06-03 17:10:20 +0800346config SUNXI_DRAM_DDR2
347 bool
348
Icenowy Zheng72cc9872017-06-03 17:10:23 +0800349config SUNXI_DRAM_LPDDR3
350 bool
351
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800352choice
353 prompt "DRAM Type and Timing"
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800354 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
355 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800356
357config SUNXI_DRAM_DDR3_1333
358 bool "DDR3 1333"
359 select SUNXI_DRAM_DDR3
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800360 depends on !MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800361 ---help---
362 This option is the original only supported memory type, which suits
363 many H3/H5/A64 boards available now.
364
Icenowy Zhengec4670a2017-06-03 17:10:24 +0800365config SUNXI_DRAM_LPDDR3_STOCK
366 bool "LPDDR3 with Allwinner stock configuration"
367 select SUNXI_DRAM_LPDDR3
368 ---help---
369 This option is the LPDDR3 timing used by the stock boot0 by
370 Allwinner.
371
Icenowy Zheng67337e62017-06-03 17:10:20 +0800372config SUNXI_DRAM_DDR2_V3S
373 bool "DDR2 found in V3s chip"
374 select SUNXI_DRAM_DDR2
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800375 depends on MACH_SUN8I_V3S
Icenowy Zheng67337e62017-06-03 17:10:20 +0800376 ---help---
377 This option is only for the DDR2 memory chip which is co-packaged in
378 Allwinner V3s SoC.
379
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800380endchoice
381endif
382
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800383config DRAM_TYPE
384 int "sunxi dram type"
385 depends on MACH_SUN8I_A83T
386 default 3
387 ---help---
388 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200389
Hans de Goede37781a12014-11-15 19:46:39 +0100390config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100391 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800392 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800393 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100394 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800395 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
396 MACH_SUN8I_V3S
Andre Przywara52e31822017-01-02 11:48:37 +0000397 default 672 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800398 default 744 if MACH_SUN50I_H6
Hans de Goede37781a12014-11-15 19:46:39 +0100399 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800400 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
401 must be a multiple of 24. For the sun9i (A80), the tested values
402 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100403
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200404if MACH_SUN5I || MACH_SUN7I
405config DRAM_MBUS_CLK
406 int "sunxi mbus clock speed"
407 default 300
408 ---help---
409 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
410
411endif
412
Hans de Goede37781a12014-11-15 19:46:39 +0100413config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100414 int "sunxi dram zq value"
415 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
416 default 127 if MACH_SUN7I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800417 default 14779 if MACH_SUN8I_V3S
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800418 default 3881979 if MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800419 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000420 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100421 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100422 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100423
Hans de Goede8975cdf2015-05-13 15:00:46 +0200424config DRAM_ODT_EN
425 bool "sunxi dram odt enable"
Hans de Goede8975cdf2015-05-13 15:00:46 +0200426 default y if MACH_SUN8I_A23
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800427 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000428 default y if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800429 default y if MACH_SUN50I_H6
Hans de Goede8975cdf2015-05-13 15:00:46 +0200430 ---help---
431 Select this to enable dram odt (on die termination).
432
Hans de Goede8ffc4872015-01-17 14:24:55 +0100433if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
434config DRAM_EMR1
435 int "sunxi dram emr1 value"
436 default 0 if MACH_SUN4I
437 default 4 if MACH_SUN5I || MACH_SUN7I
438 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100439 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200440
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200441config DRAM_TPR3
442 hex "sunxi dram tpr3 value"
443 default 0
444 ---help---
445 Set the dram controller tpr3 parameter. This parameter configures
446 the delay on the command lane and also phase shifts, which are
447 applied for sampling incoming read data. The default value 0
448 means that no phase/delay adjustments are necessary. Properly
449 configuring this parameter increases reliability at high DRAM
450 clock speeds.
451
452config DRAM_DQS_GATING_DELAY
453 hex "sunxi dram dqs_gating_delay value"
454 default 0
455 ---help---
456 Set the dram controller dqs_gating_delay parmeter. Each byte
457 encodes the DQS gating delay for each byte lane. The delay
458 granularity is 1/4 cycle. For example, the value 0x05060606
459 means that the delay is 5 quarter-cycles for one lane (1.25
460 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
461 The default value 0 means autodetection. The results of hardware
462 autodetection are not very reliable and depend on the chip
463 temperature (sometimes producing different results on cold start
464 and warm reboot). But the accuracy of hardware autodetection
465 is usually good enough, unless running at really high DRAM
466 clocks speeds (up to 600MHz). If unsure, keep as 0.
467
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200468choice
469 prompt "sunxi dram timings"
470 default DRAM_TIMINGS_VENDOR_MAGIC
471 ---help---
472 Select the timings of the DDR3 chips.
473
474config DRAM_TIMINGS_VENDOR_MAGIC
475 bool "Magic vendor timings from Android"
476 ---help---
477 The same DRAM timings as in the Allwinner boot0 bootloader.
478
479config DRAM_TIMINGS_DDR3_1066F_1333H
480 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
481 ---help---
482 Use the timings of the standard JEDEC DDR3-1066F speed bin for
483 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
484 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
485 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
486 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
487 that down binning to DDR3-1066F is supported (because DDR3-1066F
488 uses a bit faster timings than DDR3-1333H).
489
490config DRAM_TIMINGS_DDR3_800E_1066G_1333J
491 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
492 ---help---
493 Use the timings of the slowest possible JEDEC speed bin for the
494 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
495 DDR3-800E, DDR3-1066G or DDR3-1333J.
496
497endchoice
498
Hans de Goede37781a12014-11-15 19:46:39 +0100499endif
500
Hans de Goede8975cdf2015-05-13 15:00:46 +0200501if MACH_SUN8I_A23
502config DRAM_ODT_CORRECTION
503 int "sunxi dram odt correction value"
504 default 0
505 ---help---
506 Set the dram odt correction value (range -255 - 255). In allwinner
507 fex files, this option is found in bits 8-15 of the u32 odt_en variable
508 in the [dram] section. When bit 31 of the odt_en variable is set
509 then the correction is negative. Usually the value for this is 0.
510endif
511
Iain Patone71b4222015-03-28 10:26:38 +0000512config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800513 default 1008000000 if MACH_SUN4I
514 default 1008000000 if MACH_SUN5I
515 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000516 default 912000000 if MACH_SUN7I
Icenowy Zheng3cfecee2017-10-31 07:36:28 +0800517 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800518 default 1008000000 if MACH_SUN8I
519 default 1008000000 if MACH_SUN9I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800520 default 888000000 if MACH_SUN50I_H6
Iain Patone71b4222015-03-28 10:26:38 +0000521
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800522config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100523 default "sun4i" if MACH_SUN4I
524 default "sun5i" if MACH_SUN5I
525 default "sun6i" if MACH_SUN6I
526 default "sun7i" if MACH_SUN7I
527 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100528 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200529 default "sun50i" if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800530 default "sun50i" if MACH_SUN50I_H6
Hans de Goede6ae66f22014-08-01 09:28:24 +0200531
Masahiro Yamadadd840582014-07-30 14:08:14 +0900532config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900533 default "sunxi"
534
535config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900536 default "sunxi"
537
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200538config UART0_PORT_F
539 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200540 default n
541 ---help---
542 Repurpose the SD card slot for getting access to the UART0 serial
543 console. Primarily useful only for low level u-boot debugging on
544 tablets, where normal UART0 is difficult to access and requires
545 device disassembly and/or soldering. As the SD card can't be used
546 at the same time, the system can be only booted in the FEL mode.
547 Only enable this if you really know what you are doing.
548
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200549config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900550 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200551 default n
552 ---help---
553 Set this to enable various workarounds for old kernels, this results in
554 sub-optimal settings for newer kernels, only enable if needed.
555
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200556config MACPWR
557 string "MAC power pin"
558 default ""
559 help
560 Set the pin used to power the MAC. This takes a string in the format
561 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
562
Hans de Goedecd821132014-10-02 20:29:26 +0200563config MMC0_CD_PIN
564 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000565 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200566 default ""
567 ---help---
568 Set the card detect pin for mmc0, leave empty to not use cd. This
569 takes a string in the format understood by sunxi_name_to_gpio, e.g.
570 PH1 for pin 1 of port H.
571
572config MMC1_CD_PIN
573 string "Card detect pin for mmc1"
574 default ""
575 ---help---
576 See MMC0_CD_PIN help text.
577
578config MMC2_CD_PIN
579 string "Card detect pin for mmc2"
580 default ""
581 ---help---
582 See MMC0_CD_PIN help text.
583
584config MMC3_CD_PIN
585 string "Card detect pin for mmc3"
586 default ""
587 ---help---
588 See MMC0_CD_PIN help text.
589
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100590config MMC1_PINS
591 string "Pins for mmc1"
592 default ""
593 ---help---
594 Set the pins used for mmc1, when applicable. This takes a string in the
595 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
596
597config MMC2_PINS
598 string "Pins for mmc2"
599 default ""
600 ---help---
601 See MMC1_PINS help text.
602
603config MMC3_PINS
604 string "Pins for mmc3"
605 default ""
606 ---help---
607 See MMC1_PINS help text.
608
Hans de Goede2ccfac02014-10-02 20:43:50 +0200609config MMC_SUNXI_SLOT_EXTRA
610 int "mmc extra slot number"
611 default -1
612 ---help---
613 sunxi builds always enable mmc0, some boards also have a second sdcard
614 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
615 support for this.
616
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200617config INITIAL_USB_SCAN_DELAY
618 int "delay initial usb scan by x ms to allow builtin devices to init"
619 default 0
620 ---help---
621 Some boards have on board usb devices which need longer than the
622 USB spec's 1 second to connect from board powerup. Set this config
623 option to a non 0 value to add an extra delay before the first usb
624 bus scan.
625
Hans de Goede4458b7a2015-01-07 15:26:06 +0100626config USB0_VBUS_PIN
627 string "Vbus enable pin for usb0 (otg)"
628 default ""
629 ---help---
630 Set the Vbus enable pin for usb0 (otg). This takes a string in the
631 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
632
Hans de Goede52defe82015-02-16 22:13:43 +0100633config USB0_VBUS_DET
634 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100635 default ""
636 ---help---
637 Set the Vbus detect pin for usb0 (otg). This takes a string in the
638 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
639
Hans de Goede48c06c92015-06-14 17:29:53 +0200640config USB0_ID_DET
641 string "ID detect pin for usb0 (otg)"
642 default ""
643 ---help---
644 Set the ID detect pin for usb0 (otg). This takes a string in the
645 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
646
Hans de Goede115200c2014-11-07 16:09:00 +0100647config USB1_VBUS_PIN
648 string "Vbus enable pin for usb1 (ehci0)"
649 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100650 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100651 ---help---
652 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
653 a string in the format understood by sunxi_name_to_gpio, e.g.
654 PH1 for pin 1 of port H.
655
656config USB2_VBUS_PIN
657 string "Vbus enable pin for usb2 (ehci1)"
658 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100659 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100660 ---help---
661 See USB1_VBUS_PIN help text.
662
Hans de Goede60fa6302016-03-18 08:42:01 +0100663config USB3_VBUS_PIN
664 string "Vbus enable pin for usb3 (ehci2)"
665 default ""
666 ---help---
667 See USB1_VBUS_PIN help text.
668
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200669config I2C0_ENABLE
670 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800671 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200672 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200673 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200674 ---help---
675 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
676 its clock and setting up the bus. This is especially useful on devices
677 with slaves connected to the bus or with pins exposed through e.g. an
678 expansion port/header.
679
680config I2C1_ENABLE
681 bool "Enable I2C/TWI controller 1"
682 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200683 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200684 ---help---
685 See I2C0_ENABLE help text.
686
687config I2C2_ENABLE
688 bool "Enable I2C/TWI controller 2"
689 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200690 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200691 ---help---
692 See I2C0_ENABLE help text.
693
694if MACH_SUN6I || MACH_SUN7I
695config I2C3_ENABLE
696 bool "Enable I2C/TWI controller 3"
697 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200698 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200699 ---help---
700 See I2C0_ENABLE help text.
701endif
702
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100703if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100704config R_I2C_ENABLE
705 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100706 # This is used for the pmic on H3
707 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200708 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100709 ---help---
710 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100711endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100712
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200713if MACH_SUN7I
714config I2C4_ENABLE
715 bool "Enable I2C/TWI controller 4"
716 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200717 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200718 ---help---
719 See I2C0_ENABLE help text.
720endif
721
Hans de Goede2fcf0332015-04-25 17:25:14 +0200722config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900723 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200724 default n
725 ---help---
726 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
727
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800728config VIDEO_SUNXI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900729 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800730 depends on !MACH_SUN8I_A83T
731 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800732 depends on !MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800733 depends on !MACH_SUN8I_V3S
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800734 depends on !MACH_SUN9I
735 depends on !MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800736 depends on !MACH_SUN50I_H6
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800737 select VIDEO
Icenowy Zhengf6bdddc2017-10-26 11:14:46 +0800738 imply VIDEO_DT_SIMPLEFB
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200739 default y
740 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100741 Say Y here to add support for using a cfb console on the HDMI, LCD
742 or VGA output found on most sunxi devices. See doc/README.video for
743 info on how to select the video output and mode.
744
Hans de Goede2fbf0912014-12-23 23:04:35 +0100745config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900746 bool "HDMI output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800747 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goede2fbf0912014-12-23 23:04:35 +0100748 default y
749 ---help---
750 Say Y here to add support for outputting video over HDMI.
751
Hans de Goeded9786d22014-12-25 13:58:06 +0100752config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900753 bool "VGA output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800754 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goeded9786d22014-12-25 13:58:06 +0100755 default n
756 ---help---
757 Say Y here to add support for outputting video over VGA.
758
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100759config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900760 bool "VGA via LCD controller support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800761 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100762 default n
763 ---help---
764 Say Y here to add support for external DACs connected to the parallel
765 LCD interface driving a VGA connector, such as found on the
766 Olimex A13 boards.
767
Hans de Goedefb75d972015-01-25 15:33:07 +0100768config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900769 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100770 depends on VIDEO_VGA_VIA_LCD
771 default n
772 ---help---
773 Say Y here if you've a board which uses opendrain drivers for the vga
774 hsync and vsync signals. Opendrain drivers cannot generate steep enough
775 positive edges for a stable video output, so on boards with opendrain
776 drivers the sync signals must always be active high.
777
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800778config VIDEO_VGA_EXTERNAL_DAC_EN
779 string "LCD panel power enable pin"
780 depends on VIDEO_VGA_VIA_LCD
781 default ""
782 ---help---
783 Set the enable pin for the external VGA DAC. This takes a string in the
784 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
785
Hans de Goede39920c82015-08-03 19:20:26 +0200786config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900787 bool "Composite video output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800788 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goede39920c82015-08-03 19:20:26 +0200789 default n
790 ---help---
791 Say Y here to add support for outputting composite video.
792
Hans de Goede2dae8002014-12-21 16:28:32 +0100793config VIDEO_LCD_MODE
794 string "LCD panel timing details"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800795 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100796 default ""
797 ---help---
798 LCD panel timing details string, leave empty if there is no LCD panel.
799 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
800 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200801 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100802
Hans de Goede65150322015-01-13 13:21:46 +0100803config VIDEO_LCD_DCLK_PHASE
804 int "LCD panel display clock phase"
Vasily Khoruzhick1d7eef32017-10-26 21:51:52 -0700805 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede65150322015-01-13 13:21:46 +0100806 default 1
807 ---help---
808 Select LCD panel display clock phase shift, range 0-3.
809
Hans de Goede2dae8002014-12-21 16:28:32 +0100810config VIDEO_LCD_POWER
811 string "LCD panel power enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800812 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100813 default ""
814 ---help---
815 Set the power enable pin for the LCD panel. This takes a string in the
816 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
817
Hans de Goede242e3d82015-02-16 17:26:41 +0100818config VIDEO_LCD_RESET
819 string "LCD panel reset pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800820 depends on VIDEO_SUNXI
Hans de Goede242e3d82015-02-16 17:26:41 +0100821 default ""
822 ---help---
823 Set the reset pin for the LCD panel. This takes a string in the format
824 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
825
Hans de Goede2dae8002014-12-21 16:28:32 +0100826config VIDEO_LCD_BL_EN
827 string "LCD panel backlight enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800828 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100829 default ""
830 ---help---
831 Set the backlight enable pin for the LCD panel. This takes a string in the
832 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
833 port H.
834
835config VIDEO_LCD_BL_PWM
836 string "LCD panel backlight pwm pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800837 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100838 default ""
839 ---help---
840 Set the backlight pwm pin for the LCD panel. This takes a string in the
841 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200842
Hans de Goedea7403ae2015-01-22 21:02:42 +0100843config VIDEO_LCD_BL_PWM_ACTIVE_LOW
844 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800845 depends on VIDEO_SUNXI
Hans de Goedea7403ae2015-01-22 21:02:42 +0100846 default y
847 ---help---
848 Set this if the backlight pwm output is active low.
849
Hans de Goede55410082015-02-16 17:23:25 +0100850config VIDEO_LCD_PANEL_I2C
851 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800852 depends on VIDEO_SUNXI
Hans de Goede1fc42012015-03-07 12:00:02 +0100853 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200854 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100855 ---help---
856 Say y here if the LCD panel needs to be configured via i2c. This
857 will add a bitbang i2c controller using gpios to talk to the LCD.
858
859config VIDEO_LCD_PANEL_I2C_SDA
860 string "LCD panel i2c interface SDA pin"
861 depends on VIDEO_LCD_PANEL_I2C
862 default "PG12"
863 ---help---
864 Set the SDA pin for the LCD i2c interface. This takes a string in the
865 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
866
867config VIDEO_LCD_PANEL_I2C_SCL
868 string "LCD panel i2c interface SCL pin"
869 depends on VIDEO_LCD_PANEL_I2C
870 default "PG10"
871 ---help---
872 Set the SCL pin for the LCD i2c interface. This takes a string in the
873 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
874
Hans de Goede213480e2015-01-01 22:04:34 +0100875
876# Note only one of these may be selected at a time! But hidden choices are
877# not supported by Kconfig
878config VIDEO_LCD_IF_PARALLEL
879 bool
880
881config VIDEO_LCD_IF_LVDS
882 bool
883
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200884config SUNXI_DE2
885 bool
886 default n
887
Jernej Skrabec56009452017-03-27 19:22:32 +0200888config VIDEO_DE2
889 bool "Display Engine 2 video driver"
890 depends on SUNXI_DE2
891 select DM_VIDEO
892 select DISPLAY
Icenowy Zhengbe5b96f2017-10-26 11:14:47 +0800893 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec56009452017-03-27 19:22:32 +0200894 default y
895 ---help---
896 Say y here if you want to build DE2 video driver which is present on
897 newer SoCs. Currently only HDMI output is supported.
898
Hans de Goede213480e2015-01-01 22:04:34 +0100899
900choice
901 prompt "LCD panel support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800902 depends on VIDEO_SUNXI
Hans de Goede213480e2015-01-01 22:04:34 +0100903 ---help---
904 Select which type of LCD panel to support.
905
906config VIDEO_LCD_PANEL_PARALLEL
907 bool "Generic parallel interface LCD panel"
908 select VIDEO_LCD_IF_PARALLEL
909
910config VIDEO_LCD_PANEL_LVDS
911 bool "Generic lvds interface LCD panel"
912 select VIDEO_LCD_IF_LVDS
913
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200914config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
915 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
916 select VIDEO_LCD_SSD2828
917 select VIDEO_LCD_IF_PARALLEL
918 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200919 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
920
921config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
922 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
923 select VIDEO_LCD_ANX9804
924 select VIDEO_LCD_IF_PARALLEL
925 select VIDEO_LCD_PANEL_I2C
926 ---help---
927 Select this for eDP LCD panels with 4 lanes running at 1.62G,
928 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200929
Hans de Goede27515b22015-01-20 09:23:36 +0100930config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
931 bool "Hitachi tx18d42vm LCD panel"
932 select VIDEO_LCD_HITACHI_TX18D42VM
933 select VIDEO_LCD_IF_LVDS
934 ---help---
935 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
936
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100937config VIDEO_LCD_TL059WV5C0
938 bool "tl059wv5c0 LCD panel"
939 select VIDEO_LCD_PANEL_I2C
940 select VIDEO_LCD_IF_PARALLEL
941 ---help---
942 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
943 Aigo M60/M608/M606 tablets.
944
Hans de Goede213480e2015-01-01 22:04:34 +0100945endchoice
946
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200947config SATAPWR
948 string "SATA power pin"
949 default ""
950 help
951 Set the pins used to power the SATA. This takes a string in the
952 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
953 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100954
Hans de Goedec13f60d2015-01-25 12:10:48 +0100955config GMAC_TX_DELAY
956 int "GMAC Transmit Clock Delay Chain"
957 default 0
958 ---help---
959 Set the GMAC Transmit Clock Delay Chain value.
960
Hans de Goedeff42d102015-09-13 13:02:48 +0200961config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800962 default 0x4fe00000 if MACH_SUN4I
963 default 0x4fe00000 if MACH_SUN5I
964 default 0x4fe00000 if MACH_SUN6I
965 default 0x4fe00000 if MACH_SUN7I
966 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200967 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800968 default 0x4fe00000 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800969 default 0x4fe00000 if MACH_SUN50I_H6
Hans de Goedeff42d102015-09-13 13:02:48 +0200970
Jagan Tekic2a7a7e2018-02-06 22:42:56 +0530971config SPL_SPI_SUNXI
972 bool "Support for SPI Flash on Allwinner SoCs in SPL"
973 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
974 help
975 Enable support for SPI Flash. This option allows SPL to read from
976 sunxi SPI Flash. It uses the same method as the boot ROM, so does
977 not need any extra configuration.
978
Icenowy Zhengc6c2c852018-10-25 17:23:02 +0800979config PINE64_DT_SELECTION
980 bool "Enable Pine64 device tree selection code"
981 depends on MACH_SUN50I
982 help
983 The original Pine A64 and Pine A64+ are similar but different
984 boards and can be differed by the DRAM size. Pine A64 has
985 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
986 option, the device tree selection code specific to Pine64 which
987 utilizes the DRAM size will be enabled.
988
Masahiro Yamadadd840582014-07-30 14:08:14 +0900989endif