blob: 764337c6435f3df683a3264b0ca303714cb325af [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsichb5299932017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Tekidd928bf2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Tekifdfa9342018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Tekiaf303932018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekic335e992018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki0354f4b2018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki7d0b1652018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zhengda261652018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jagan Teki71d9edf2018-01-11 13:21:58 +053051config SUN6I_P2WI
52 bool "Allwinner sun6i internal P2WI controller"
53 help
54 If you say yes to this option, support will be included for the
55 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56 SOCs.
57 The P2WI looks like an SMBus controller (which supports only byte
58 accesses), except that it only supports one slave device.
59 This interface is used to connect to specific PMIC devices (like the
60 AXP221).
61
Jagan Teki2aa697a2018-01-11 13:21:15 +053062config SUN6I_PRCM
63 bool
64 help
65 Support for the PRCM (Power/Reset/Clock Management) unit available
66 in A31 SoC.
67
Jagan Teki735fb252018-02-14 22:28:30 +053068config AXP_PMIC_BUS
69 bool "Sunxi AXP PMIC bus access helpers"
70 help
71 Select this PMIC bus access helpers for Sunxi platform PRCM or other
72 AXP family PMIC devices.
73
Jagan Teki6f6f8832018-01-11 13:23:52 +053074config SUN8I_RSB
75 bool "Allwinner sunXi Reduced Serial Bus Driver"
76 help
77 Say y here to enable support for Allwinner's Reduced Serial Bus
78 (RSB) support. This controller is responsible for communicating
79 with various RSB based devices, such as AXP223, AXP8XX PMICs,
80 and AC100/AC200 ICs.
81
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080082config SUNXI_SRAM_ADDRESS
83 hex
84 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Icenowy Zheng6f796a92018-07-21 16:20:31 +080085 default 0x20000 if MACH_SUN50I_H6
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080086 default 0x0
Andre Przywarabc613d82017-02-16 01:20:23 +000087 ---help---
88 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
89 with the first SRAM region being located at address 0.
90 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080091 SRAM to a different address.
Andre Przywarabc613d82017-02-16 01:20:23 +000092
Andre Przywarabe0d2172018-06-27 01:42:53 +010093config SUNXI_A64_TIMER_ERRATUM
94 bool
95
Hans de Goede44d8ae52015-04-06 20:33:34 +020096# Note only one of these may be selected at a time! But hidden choices are
97# not supported by Kconfig
98config SUNXI_GEN_SUN4I
99 bool
100 ---help---
101 Select this for sunxi SoCs which have resets and clocks set up
102 as the original A10 (mach-sun4i).
103
104config SUNXI_GEN_SUN6I
105 bool
106 ---help---
107 Select this for sunxi SoCs which have sun6i like periphery, like
108 separate ahb reset control registers, custom pmic bus, new style
109 watchdog, etc.
110
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800111config SUNXI_DRAM_DW
112 bool
113 ---help---
114 Select this for sunxi SoCs which uses a DRAM controller like the
115 DesignWare controller used in H3, mainly SoCs after H3, which do
116 not have official open-source DRAM initialization code, but can
117 use modified H3 DRAM initialization code.
Hans de Goede44d8ae52015-04-06 20:33:34 +0200118
Icenowy Zheng87098d72017-06-03 17:10:16 +0800119if SUNXI_DRAM_DW
120config SUNXI_DRAM_DW_16BIT
121 bool
122 ---help---
123 Select this for sunxi SoCs with DesignWare DRAM controller and
124 have only 16-bit memory buswidth.
125
126config SUNXI_DRAM_DW_32BIT
127 bool
128 ---help---
129 Select this for sunxi SoCs with DesignWare DRAM controller with
130 32-bit memory buswidth.
131endif
132
Andre Przywara7b82a222017-02-16 01:20:27 +0000133config MACH_SUNXI_H3_H5
134 bool
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200135 select DM_I2C
Jagan Tekidd322812018-05-07 13:03:38 +0530136 select PHY_SUN4I_USB
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200137 select SUNXI_DE2
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800138 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800139 select SUNXI_DRAM_DW_32BIT
Andre Przywara7b82a222017-02-16 01:20:27 +0000140 select SUNXI_GEN_SUN6I
141 select SUPPORT_SPL
142
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100143choice
144 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +0200145 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100146
Ian Campbellc3be2792014-10-24 21:20:45 +0100147config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100148 bool "sun4i (Allwinner A10)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530149 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000150 select ARM_CORTEX_CPU_IS_UP
Adam Sampsondf63fcc2018-06-30 01:02:29 +0100151 select DM_MMC if MMC
152 select DM_SCSI if SCSI
Jagan Tekidd322812018-05-07 13:03:38 +0530153 select PHY_SUN4I_USB
Jagan Tekidd928bf2018-01-10 16:03:34 +0530154 select DRAM_SUN4I
Hans de Goede44d8ae52015-04-06 20:33:34 +0200155 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100156 select SUPPORT_SPL
157
Ian Campbellc3be2792014-10-24 21:20:45 +0100158config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100159 bool "sun5i (Allwinner A13)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530160 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000161 select ARM_CORTEX_CPU_IS_UP
Jagan Tekidd928bf2018-01-10 16:03:34 +0530162 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530163 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200164 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100165 select SUPPORT_SPL
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500166 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100167
Ian Campbellc3be2792014-10-24 21:20:45 +0100168config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100169 bool "sun6i (Allwinner A31)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530170 select CPU_V7A
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800171 select CPU_V7_HAS_NONSEC
172 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900173 select ARCH_SUPPORT_PSCI
Jagan Tekifdfa9342018-03-17 00:16:36 +0530174 select DRAM_SUN6I
Jagan Tekidd322812018-05-07 13:03:38 +0530175 select PHY_SUN4I_USB
Jagan Teki71d9edf2018-01-11 13:21:58 +0530176 select SUN6I_P2WI
Jagan Teki2aa697a2018-01-11 13:21:15 +0530177 select SUN6I_PRCM
Hans de Goede44d8ae52015-04-06 20:33:34 +0200178 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +0200179 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800180 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100181
Ian Campbellc3be2792014-10-24 21:20:45 +0100182config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100183 bool "sun7i (Allwinner A20)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530184 select CPU_V7A
Hans de Goedeea624e12014-11-14 09:34:30 +0100185 select CPU_V7_HAS_NONSEC
186 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900187 select ARCH_SUPPORT_PSCI
Jagan Tekidd928bf2018-01-10 16:03:34 +0530188 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530189 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200190 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100191 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200192 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100193
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200194config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100195 bool "sun8i (Allwinner A23)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530196 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800197 select CPU_V7_HAS_NONSEC
198 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900199 select ARCH_SUPPORT_PSCI
Jagan Tekiaf303932018-01-10 16:15:14 +0530200 select DRAM_SUN8I_A23
Jagan Tekidd322812018-05-07 13:03:38 +0530201 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200202 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100203 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800204 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500205 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100206
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530207config MACH_SUN8I_A33
208 bool "sun8i (Allwinner A33)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530209 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800210 select CPU_V7_HAS_NONSEC
211 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900212 select ARCH_SUPPORT_PSCI
Jagan Tekic335e992018-01-10 16:17:39 +0530213 select DRAM_SUN8I_A33
Jagan Tekidd322812018-05-07 13:03:38 +0530214 select PHY_SUN4I_USB
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530215 select SUNXI_GEN_SUN6I
216 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800217 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500218 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530219
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800220config MACH_SUN8I_A83T
221 bool "sun8i (Allwinner A83T)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530222 select CPU_V7A
Jagan Teki0354f4b2018-01-10 16:20:26 +0530223 select DRAM_SUN8I_A83T
Jagan Tekidd322812018-05-07 13:03:38 +0530224 select PHY_SUN4I_USB
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800225 select SUNXI_GEN_SUN6I
Maxime Ripard343ff162017-08-23 12:03:42 +0200226 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800227 select SUPPORT_SPL
228
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100229config MACH_SUN8I_H3
230 bool "sun8i (Allwinner H3)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530231 select CPU_V7A
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800232 select CPU_V7_HAS_NONSEC
233 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900234 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000235 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800236 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100237
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800238config MACH_SUN8I_R40
239 bool "sun8i (Allwinner R40)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530240 select CPU_V7A
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800241 select CPU_V7_HAS_NONSEC
242 select CPU_V7_HAS_VIRT
243 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800244 select SUNXI_GEN_SUN6I
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800245 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800246 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800247 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800248
Icenowy Zhengc1994892017-04-08 15:30:12 +0800249config MACH_SUN8I_V3S
250 bool "sun8i (Allwinner V3s)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530251 select CPU_V7A
Icenowy Zhengc1994892017-04-08 15:30:12 +0800252 select CPU_V7_HAS_NONSEC
253 select CPU_V7_HAS_VIRT
254 select ARCH_SUPPORT_PSCI
255 select SUNXI_GEN_SUN6I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800256 select SUNXI_DRAM_DW
257 select SUNXI_DRAM_DW_16BIT
258 select SUPPORT_SPL
Icenowy Zhengc1994892017-04-08 15:30:12 +0800259 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
260
Hans de Goede1871a8c2015-01-13 19:25:06 +0100261config MACH_SUN9I
262 bool "sun9i (Allwinner A80)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530263 select CPU_V7A
Jagan Teki7d0b1652018-03-17 00:18:01 +0530264 select DRAM_SUN9I
Jagan Teki63928fa2018-01-11 13:23:02 +0530265 select SUN6I_PRCM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100266 select SUNXI_GEN_SUN6I
Jagan Teki6f6f8832018-01-11 13:23:52 +0530267 select SUN8I_RSB
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800268 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100269
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800270config MACH_SUN50I
271 bool "sun50i (Allwinner A64)"
272 select ARM64
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200273 select DM_I2C
Jagan Tekidd322812018-05-07 13:03:38 +0530274 select PHY_SUN4I_USB
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200275 select SUNXI_DE2
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800276 select SUNXI_GEN_SUN6I
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000277 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800278 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800279 select SUNXI_DRAM_DW_32BIT
Andre Przywarad29adf82017-04-26 01:32:48 +0100280 select FIT
281 select SPL_LOAD_FIT
Andre Przywarabe0d2172018-06-27 01:42:53 +0100282 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800283
Andre Przywara997bde62017-02-16 01:20:28 +0000284config MACH_SUN50I_H5
285 bool "sun50i (Allwinner H5)"
286 select ARM64
287 select MACH_SUNXI_H3_H5
Andre Przywarad29adf82017-04-26 01:32:48 +0100288 select FIT
289 select SPL_LOAD_FIT
Andre Przywara997bde62017-02-16 01:20:28 +0000290
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800291config MACH_SUN50I_H6
292 bool "sun50i (Allwinner H6)"
293 select ARM64
294 select SUPPORT_SPL
295 select FIT
296 select SPL_LOAD_FIT
297 select DRAM_SUN50I_H6
298
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100299endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800300
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200301# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
302config MACH_SUN8I
303 bool
Jagan Teki6f6f8832018-01-11 13:23:52 +0530304 select SUN8I_RSB
Jagan Teki63928fa2018-01-11 13:23:02 +0530305 select SUN6I_PRCM
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800306 default y if MACH_SUN8I_A23
307 default y if MACH_SUN8I_A33
308 default y if MACH_SUN8I_A83T
309 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800310 default y if MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800311 default y if MACH_SUN8I_V3S
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200312
Andre Przywarab5402d12017-01-02 11:48:35 +0000313config RESERVE_ALLWINNER_BOOT0_HEADER
314 bool "reserve space for Allwinner boot0 header"
315 select ENABLE_ARM_SOC_BOOT0_HOOK
316 ---help---
317 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
318 filled with magic values post build. The Allwinner provided boot0
319 blob relies on this information to load and execute U-Boot.
320 Only needed on 64-bit Allwinner boards so far when using boot0.
321
Andre Przywara83843c92017-01-02 11:48:36 +0000322config ARM_BOOT_HOOK_RMR
323 bool
324 depends on ARM64
325 default y
326 select ENABLE_ARM_SOC_BOOT0_HOOK
327 ---help---
328 Insert some ARM32 code at the very beginning of the U-Boot binary
329 which uses an RMR register write to bring the core into AArch64 mode.
330 The very first instruction acts as a switch, since it's carefully
331 chosen to be a NOP in one mode and a branch in the other, so the
332 code would only be executed if not already in AArch64.
333 This allows both the SPL and the U-Boot proper to be entered in
334 either mode and switch to AArch64 if needed.
335
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800336if SUNXI_DRAM_DW
337config SUNXI_DRAM_DDR3
338 bool
339
Icenowy Zheng67337e62017-06-03 17:10:20 +0800340config SUNXI_DRAM_DDR2
341 bool
342
Icenowy Zheng72cc9872017-06-03 17:10:23 +0800343config SUNXI_DRAM_LPDDR3
344 bool
345
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800346choice
347 prompt "DRAM Type and Timing"
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800348 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
349 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800350
351config SUNXI_DRAM_DDR3_1333
352 bool "DDR3 1333"
353 select SUNXI_DRAM_DDR3
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800354 depends on !MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800355 ---help---
356 This option is the original only supported memory type, which suits
357 many H3/H5/A64 boards available now.
358
Icenowy Zhengec4670a2017-06-03 17:10:24 +0800359config SUNXI_DRAM_LPDDR3_STOCK
360 bool "LPDDR3 with Allwinner stock configuration"
361 select SUNXI_DRAM_LPDDR3
362 ---help---
363 This option is the LPDDR3 timing used by the stock boot0 by
364 Allwinner.
365
Icenowy Zheng67337e62017-06-03 17:10:20 +0800366config SUNXI_DRAM_DDR2_V3S
367 bool "DDR2 found in V3s chip"
368 select SUNXI_DRAM_DDR2
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800369 depends on MACH_SUN8I_V3S
Icenowy Zheng67337e62017-06-03 17:10:20 +0800370 ---help---
371 This option is only for the DDR2 memory chip which is co-packaged in
372 Allwinner V3s SoC.
373
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800374endchoice
375endif
376
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800377config DRAM_TYPE
378 int "sunxi dram type"
379 depends on MACH_SUN8I_A83T
380 default 3
381 ---help---
382 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200383
Hans de Goede37781a12014-11-15 19:46:39 +0100384config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100385 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800386 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800387 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100388 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800389 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
390 MACH_SUN8I_V3S
Andre Przywara52e31822017-01-02 11:48:37 +0000391 default 672 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800392 default 744 if MACH_SUN50I_H6
Hans de Goede37781a12014-11-15 19:46:39 +0100393 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800394 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
395 must be a multiple of 24. For the sun9i (A80), the tested values
396 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100397
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200398if MACH_SUN5I || MACH_SUN7I
399config DRAM_MBUS_CLK
400 int "sunxi mbus clock speed"
401 default 300
402 ---help---
403 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
404
405endif
406
Hans de Goede37781a12014-11-15 19:46:39 +0100407config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100408 int "sunxi dram zq value"
409 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
410 default 127 if MACH_SUN7I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800411 default 14779 if MACH_SUN8I_V3S
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800412 default 3881979 if MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800413 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000414 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100415 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100416 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100417
Hans de Goede8975cdf2015-05-13 15:00:46 +0200418config DRAM_ODT_EN
419 bool "sunxi dram odt enable"
Hans de Goede8975cdf2015-05-13 15:00:46 +0200420 default y if MACH_SUN8I_A23
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800421 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000422 default y if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800423 default y if MACH_SUN50I_H6
Hans de Goede8975cdf2015-05-13 15:00:46 +0200424 ---help---
425 Select this to enable dram odt (on die termination).
426
Hans de Goede8ffc4872015-01-17 14:24:55 +0100427if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
428config DRAM_EMR1
429 int "sunxi dram emr1 value"
430 default 0 if MACH_SUN4I
431 default 4 if MACH_SUN5I || MACH_SUN7I
432 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100433 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200434
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200435config DRAM_TPR3
436 hex "sunxi dram tpr3 value"
437 default 0
438 ---help---
439 Set the dram controller tpr3 parameter. This parameter configures
440 the delay on the command lane and also phase shifts, which are
441 applied for sampling incoming read data. The default value 0
442 means that no phase/delay adjustments are necessary. Properly
443 configuring this parameter increases reliability at high DRAM
444 clock speeds.
445
446config DRAM_DQS_GATING_DELAY
447 hex "sunxi dram dqs_gating_delay value"
448 default 0
449 ---help---
450 Set the dram controller dqs_gating_delay parmeter. Each byte
451 encodes the DQS gating delay for each byte lane. The delay
452 granularity is 1/4 cycle. For example, the value 0x05060606
453 means that the delay is 5 quarter-cycles for one lane (1.25
454 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
455 The default value 0 means autodetection. The results of hardware
456 autodetection are not very reliable and depend on the chip
457 temperature (sometimes producing different results on cold start
458 and warm reboot). But the accuracy of hardware autodetection
459 is usually good enough, unless running at really high DRAM
460 clocks speeds (up to 600MHz). If unsure, keep as 0.
461
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200462choice
463 prompt "sunxi dram timings"
464 default DRAM_TIMINGS_VENDOR_MAGIC
465 ---help---
466 Select the timings of the DDR3 chips.
467
468config DRAM_TIMINGS_VENDOR_MAGIC
469 bool "Magic vendor timings from Android"
470 ---help---
471 The same DRAM timings as in the Allwinner boot0 bootloader.
472
473config DRAM_TIMINGS_DDR3_1066F_1333H
474 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
475 ---help---
476 Use the timings of the standard JEDEC DDR3-1066F speed bin for
477 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
478 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
479 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
480 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
481 that down binning to DDR3-1066F is supported (because DDR3-1066F
482 uses a bit faster timings than DDR3-1333H).
483
484config DRAM_TIMINGS_DDR3_800E_1066G_1333J
485 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
486 ---help---
487 Use the timings of the slowest possible JEDEC speed bin for the
488 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
489 DDR3-800E, DDR3-1066G or DDR3-1333J.
490
491endchoice
492
Hans de Goede37781a12014-11-15 19:46:39 +0100493endif
494
Hans de Goede8975cdf2015-05-13 15:00:46 +0200495if MACH_SUN8I_A23
496config DRAM_ODT_CORRECTION
497 int "sunxi dram odt correction value"
498 default 0
499 ---help---
500 Set the dram odt correction value (range -255 - 255). In allwinner
501 fex files, this option is found in bits 8-15 of the u32 odt_en variable
502 in the [dram] section. When bit 31 of the odt_en variable is set
503 then the correction is negative. Usually the value for this is 0.
504endif
505
Iain Patone71b4222015-03-28 10:26:38 +0000506config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800507 default 1008000000 if MACH_SUN4I
508 default 1008000000 if MACH_SUN5I
509 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000510 default 912000000 if MACH_SUN7I
Icenowy Zheng3cfecee2017-10-31 07:36:28 +0800511 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800512 default 1008000000 if MACH_SUN8I
513 default 1008000000 if MACH_SUN9I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800514 default 888000000 if MACH_SUN50I_H6
Iain Patone71b4222015-03-28 10:26:38 +0000515
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800516config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100517 default "sun4i" if MACH_SUN4I
518 default "sun5i" if MACH_SUN5I
519 default "sun6i" if MACH_SUN6I
520 default "sun7i" if MACH_SUN7I
521 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100522 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200523 default "sun50i" if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800524 default "sun50i" if MACH_SUN50I_H6
Hans de Goede6ae66f22014-08-01 09:28:24 +0200525
Masahiro Yamadadd840582014-07-30 14:08:14 +0900526config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900527 default "sunxi"
528
529config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900530 default "sunxi"
531
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200532config UART0_PORT_F
533 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200534 default n
535 ---help---
536 Repurpose the SD card slot for getting access to the UART0 serial
537 console. Primarily useful only for low level u-boot debugging on
538 tablets, where normal UART0 is difficult to access and requires
539 device disassembly and/or soldering. As the SD card can't be used
540 at the same time, the system can be only booted in the FEL mode.
541 Only enable this if you really know what you are doing.
542
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200543config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900544 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200545 default n
546 ---help---
547 Set this to enable various workarounds for old kernels, this results in
548 sub-optimal settings for newer kernels, only enable if needed.
549
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200550config MACPWR
551 string "MAC power pin"
552 default ""
553 help
554 Set the pin used to power the MAC. This takes a string in the format
555 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
556
Hans de Goedecd821132014-10-02 20:29:26 +0200557config MMC0_CD_PIN
558 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000559 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200560 default ""
561 ---help---
562 Set the card detect pin for mmc0, leave empty to not use cd. This
563 takes a string in the format understood by sunxi_name_to_gpio, e.g.
564 PH1 for pin 1 of port H.
565
566config MMC1_CD_PIN
567 string "Card detect pin for mmc1"
568 default ""
569 ---help---
570 See MMC0_CD_PIN help text.
571
572config MMC2_CD_PIN
573 string "Card detect pin for mmc2"
574 default ""
575 ---help---
576 See MMC0_CD_PIN help text.
577
578config MMC3_CD_PIN
579 string "Card detect pin for mmc3"
580 default ""
581 ---help---
582 See MMC0_CD_PIN help text.
583
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100584config MMC1_PINS
585 string "Pins for mmc1"
586 default ""
587 ---help---
588 Set the pins used for mmc1, when applicable. This takes a string in the
589 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
590
591config MMC2_PINS
592 string "Pins for mmc2"
593 default ""
594 ---help---
595 See MMC1_PINS help text.
596
597config MMC3_PINS
598 string "Pins for mmc3"
599 default ""
600 ---help---
601 See MMC1_PINS help text.
602
Hans de Goede2ccfac02014-10-02 20:43:50 +0200603config MMC_SUNXI_SLOT_EXTRA
604 int "mmc extra slot number"
605 default -1
606 ---help---
607 sunxi builds always enable mmc0, some boards also have a second sdcard
608 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
609 support for this.
610
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200611config INITIAL_USB_SCAN_DELAY
612 int "delay initial usb scan by x ms to allow builtin devices to init"
613 default 0
614 ---help---
615 Some boards have on board usb devices which need longer than the
616 USB spec's 1 second to connect from board powerup. Set this config
617 option to a non 0 value to add an extra delay before the first usb
618 bus scan.
619
Hans de Goede4458b7a2015-01-07 15:26:06 +0100620config USB0_VBUS_PIN
621 string "Vbus enable pin for usb0 (otg)"
622 default ""
623 ---help---
624 Set the Vbus enable pin for usb0 (otg). This takes a string in the
625 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
626
Hans de Goede52defe82015-02-16 22:13:43 +0100627config USB0_VBUS_DET
628 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100629 default ""
630 ---help---
631 Set the Vbus detect pin for usb0 (otg). This takes a string in the
632 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
633
Hans de Goede48c06c92015-06-14 17:29:53 +0200634config USB0_ID_DET
635 string "ID detect pin for usb0 (otg)"
636 default ""
637 ---help---
638 Set the ID detect pin for usb0 (otg). This takes a string in the
639 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
640
Hans de Goede115200c2014-11-07 16:09:00 +0100641config USB1_VBUS_PIN
642 string "Vbus enable pin for usb1 (ehci0)"
643 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100644 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100645 ---help---
646 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
647 a string in the format understood by sunxi_name_to_gpio, e.g.
648 PH1 for pin 1 of port H.
649
650config USB2_VBUS_PIN
651 string "Vbus enable pin for usb2 (ehci1)"
652 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100653 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100654 ---help---
655 See USB1_VBUS_PIN help text.
656
Hans de Goede60fa6302016-03-18 08:42:01 +0100657config USB3_VBUS_PIN
658 string "Vbus enable pin for usb3 (ehci2)"
659 default ""
660 ---help---
661 See USB1_VBUS_PIN help text.
662
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200663config I2C0_ENABLE
664 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800665 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200666 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200667 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200668 ---help---
669 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
670 its clock and setting up the bus. This is especially useful on devices
671 with slaves connected to the bus or with pins exposed through e.g. an
672 expansion port/header.
673
674config I2C1_ENABLE
675 bool "Enable I2C/TWI controller 1"
676 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200677 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200678 ---help---
679 See I2C0_ENABLE help text.
680
681config I2C2_ENABLE
682 bool "Enable I2C/TWI controller 2"
683 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200684 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200685 ---help---
686 See I2C0_ENABLE help text.
687
688if MACH_SUN6I || MACH_SUN7I
689config I2C3_ENABLE
690 bool "Enable I2C/TWI controller 3"
691 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200692 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200693 ---help---
694 See I2C0_ENABLE help text.
695endif
696
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100697if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100698config R_I2C_ENABLE
699 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100700 # This is used for the pmic on H3
701 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200702 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100703 ---help---
704 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100705endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100706
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200707if MACH_SUN7I
708config I2C4_ENABLE
709 bool "Enable I2C/TWI controller 4"
710 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200711 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200712 ---help---
713 See I2C0_ENABLE help text.
714endif
715
Hans de Goede2fcf0332015-04-25 17:25:14 +0200716config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900717 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200718 default n
719 ---help---
720 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
721
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800722config VIDEO_SUNXI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900723 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800724 depends on !MACH_SUN8I_A83T
725 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800726 depends on !MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800727 depends on !MACH_SUN8I_V3S
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800728 depends on !MACH_SUN9I
729 depends on !MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800730 depends on !MACH_SUN50I_H6
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800731 select VIDEO
Icenowy Zhengf6bdddc2017-10-26 11:14:46 +0800732 imply VIDEO_DT_SIMPLEFB
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200733 default y
734 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100735 Say Y here to add support for using a cfb console on the HDMI, LCD
736 or VGA output found on most sunxi devices. See doc/README.video for
737 info on how to select the video output and mode.
738
Hans de Goede2fbf0912014-12-23 23:04:35 +0100739config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900740 bool "HDMI output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800741 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goede2fbf0912014-12-23 23:04:35 +0100742 default y
743 ---help---
744 Say Y here to add support for outputting video over HDMI.
745
Hans de Goeded9786d22014-12-25 13:58:06 +0100746config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900747 bool "VGA output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800748 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goeded9786d22014-12-25 13:58:06 +0100749 default n
750 ---help---
751 Say Y here to add support for outputting video over VGA.
752
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100753config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900754 bool "VGA via LCD controller support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800755 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100756 default n
757 ---help---
758 Say Y here to add support for external DACs connected to the parallel
759 LCD interface driving a VGA connector, such as found on the
760 Olimex A13 boards.
761
Hans de Goedefb75d972015-01-25 15:33:07 +0100762config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900763 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100764 depends on VIDEO_VGA_VIA_LCD
765 default n
766 ---help---
767 Say Y here if you've a board which uses opendrain drivers for the vga
768 hsync and vsync signals. Opendrain drivers cannot generate steep enough
769 positive edges for a stable video output, so on boards with opendrain
770 drivers the sync signals must always be active high.
771
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800772config VIDEO_VGA_EXTERNAL_DAC_EN
773 string "LCD panel power enable pin"
774 depends on VIDEO_VGA_VIA_LCD
775 default ""
776 ---help---
777 Set the enable pin for the external VGA DAC. This takes a string in the
778 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
779
Hans de Goede39920c82015-08-03 19:20:26 +0200780config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900781 bool "Composite video output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800782 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goede39920c82015-08-03 19:20:26 +0200783 default n
784 ---help---
785 Say Y here to add support for outputting composite video.
786
Hans de Goede2dae8002014-12-21 16:28:32 +0100787config VIDEO_LCD_MODE
788 string "LCD panel timing details"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800789 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100790 default ""
791 ---help---
792 LCD panel timing details string, leave empty if there is no LCD panel.
793 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
794 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200795 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100796
Hans de Goede65150322015-01-13 13:21:46 +0100797config VIDEO_LCD_DCLK_PHASE
798 int "LCD panel display clock phase"
Vasily Khoruzhick1d7eef32017-10-26 21:51:52 -0700799 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede65150322015-01-13 13:21:46 +0100800 default 1
801 ---help---
802 Select LCD panel display clock phase shift, range 0-3.
803
Hans de Goede2dae8002014-12-21 16:28:32 +0100804config VIDEO_LCD_POWER
805 string "LCD panel power enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800806 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100807 default ""
808 ---help---
809 Set the power enable pin for the LCD panel. This takes a string in the
810 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
811
Hans de Goede242e3d82015-02-16 17:26:41 +0100812config VIDEO_LCD_RESET
813 string "LCD panel reset pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800814 depends on VIDEO_SUNXI
Hans de Goede242e3d82015-02-16 17:26:41 +0100815 default ""
816 ---help---
817 Set the reset pin for the LCD panel. This takes a string in the format
818 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
819
Hans de Goede2dae8002014-12-21 16:28:32 +0100820config VIDEO_LCD_BL_EN
821 string "LCD panel backlight enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800822 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100823 default ""
824 ---help---
825 Set the backlight enable pin for the LCD panel. This takes a string in the
826 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
827 port H.
828
829config VIDEO_LCD_BL_PWM
830 string "LCD panel backlight pwm pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800831 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100832 default ""
833 ---help---
834 Set the backlight pwm pin for the LCD panel. This takes a string in the
835 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200836
Hans de Goedea7403ae2015-01-22 21:02:42 +0100837config VIDEO_LCD_BL_PWM_ACTIVE_LOW
838 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800839 depends on VIDEO_SUNXI
Hans de Goedea7403ae2015-01-22 21:02:42 +0100840 default y
841 ---help---
842 Set this if the backlight pwm output is active low.
843
Hans de Goede55410082015-02-16 17:23:25 +0100844config VIDEO_LCD_PANEL_I2C
845 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800846 depends on VIDEO_SUNXI
Hans de Goede1fc42012015-03-07 12:00:02 +0100847 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200848 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100849 ---help---
850 Say y here if the LCD panel needs to be configured via i2c. This
851 will add a bitbang i2c controller using gpios to talk to the LCD.
852
853config VIDEO_LCD_PANEL_I2C_SDA
854 string "LCD panel i2c interface SDA pin"
855 depends on VIDEO_LCD_PANEL_I2C
856 default "PG12"
857 ---help---
858 Set the SDA pin for the LCD i2c interface. This takes a string in the
859 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
860
861config VIDEO_LCD_PANEL_I2C_SCL
862 string "LCD panel i2c interface SCL pin"
863 depends on VIDEO_LCD_PANEL_I2C
864 default "PG10"
865 ---help---
866 Set the SCL pin for the LCD i2c interface. This takes a string in the
867 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
868
Hans de Goede213480e2015-01-01 22:04:34 +0100869
870# Note only one of these may be selected at a time! But hidden choices are
871# not supported by Kconfig
872config VIDEO_LCD_IF_PARALLEL
873 bool
874
875config VIDEO_LCD_IF_LVDS
876 bool
877
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200878config SUNXI_DE2
879 bool
880 default n
881
Jernej Skrabec56009452017-03-27 19:22:32 +0200882config VIDEO_DE2
883 bool "Display Engine 2 video driver"
884 depends on SUNXI_DE2
885 select DM_VIDEO
886 select DISPLAY
Icenowy Zhengbe5b96f2017-10-26 11:14:47 +0800887 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec56009452017-03-27 19:22:32 +0200888 default y
889 ---help---
890 Say y here if you want to build DE2 video driver which is present on
891 newer SoCs. Currently only HDMI output is supported.
892
Hans de Goede213480e2015-01-01 22:04:34 +0100893
894choice
895 prompt "LCD panel support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800896 depends on VIDEO_SUNXI
Hans de Goede213480e2015-01-01 22:04:34 +0100897 ---help---
898 Select which type of LCD panel to support.
899
900config VIDEO_LCD_PANEL_PARALLEL
901 bool "Generic parallel interface LCD panel"
902 select VIDEO_LCD_IF_PARALLEL
903
904config VIDEO_LCD_PANEL_LVDS
905 bool "Generic lvds interface LCD panel"
906 select VIDEO_LCD_IF_LVDS
907
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200908config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
909 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
910 select VIDEO_LCD_SSD2828
911 select VIDEO_LCD_IF_PARALLEL
912 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200913 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
914
915config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
916 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
917 select VIDEO_LCD_ANX9804
918 select VIDEO_LCD_IF_PARALLEL
919 select VIDEO_LCD_PANEL_I2C
920 ---help---
921 Select this for eDP LCD panels with 4 lanes running at 1.62G,
922 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200923
Hans de Goede27515b22015-01-20 09:23:36 +0100924config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
925 bool "Hitachi tx18d42vm LCD panel"
926 select VIDEO_LCD_HITACHI_TX18D42VM
927 select VIDEO_LCD_IF_LVDS
928 ---help---
929 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
930
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100931config VIDEO_LCD_TL059WV5C0
932 bool "tl059wv5c0 LCD panel"
933 select VIDEO_LCD_PANEL_I2C
934 select VIDEO_LCD_IF_PARALLEL
935 ---help---
936 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
937 Aigo M60/M608/M606 tablets.
938
Hans de Goede213480e2015-01-01 22:04:34 +0100939endchoice
940
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200941config SATAPWR
942 string "SATA power pin"
943 default ""
944 help
945 Set the pins used to power the SATA. This takes a string in the
946 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
947 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100948
Hans de Goedec13f60d2015-01-25 12:10:48 +0100949config GMAC_TX_DELAY
950 int "GMAC Transmit Clock Delay Chain"
951 default 0
952 ---help---
953 Set the GMAC Transmit Clock Delay Chain value.
954
Hans de Goedeff42d102015-09-13 13:02:48 +0200955config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800956 default 0x4fe00000 if MACH_SUN4I
957 default 0x4fe00000 if MACH_SUN5I
958 default 0x4fe00000 if MACH_SUN6I
959 default 0x4fe00000 if MACH_SUN7I
960 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200961 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800962 default 0x4fe00000 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800963 default 0x4fe00000 if MACH_SUN50I_H6
Hans de Goedeff42d102015-09-13 13:02:48 +0200964
Jagan Tekic2a7a7e2018-02-06 22:42:56 +0530965config SPL_SPI_SUNXI
966 bool "Support for SPI Flash on Allwinner SoCs in SPL"
967 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
968 help
969 Enable support for SPI Flash. This option allows SPL to read from
970 sunxi SPI Flash. It uses the same method as the boot ROM, so does
971 not need any extra configuration.
972
Icenowy Zhengc6c2c852018-10-25 17:23:02 +0800973config PINE64_DT_SELECTION
974 bool "Enable Pine64 device tree selection code"
975 depends on MACH_SUN50I
976 help
977 The original Pine A64 and Pine A64+ are similar but different
978 boards and can be differed by the DRAM size. Pine A64 has
979 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
980 option, the device tree selection code specific to Pine64 which
981 utilizes the DRAM size will be enabled.
982
Masahiro Yamadadd840582014-07-30 14:08:14 +0900983endif