blob: 2cd7bae078b896c0dec41d750b7f34153b23ad56 [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsichb5299932017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Andre Przywarabc613d82017-02-16 01:20:23 +00009config SUNXI_HIGH_SRAM
10 bool
11 default n
12 ---help---
13 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
14 with the first SRAM region being located at address 0.
15 Some newer SoCs map the boot ROM at address 0 instead and move the
16 SRAM to 64KB, just behind the mask ROM.
17 Chips using the latter setup are supposed to select this option to
18 adjust the addresses accordingly.
19
Hans de Goede44d8ae52015-04-06 20:33:34 +020020# Note only one of these may be selected at a time! But hidden choices are
21# not supported by Kconfig
22config SUNXI_GEN_SUN4I
23 bool
24 ---help---
25 Select this for sunxi SoCs which have resets and clocks set up
26 as the original A10 (mach-sun4i).
27
28config SUNXI_GEN_SUN6I
29 bool
30 ---help---
31 Select this for sunxi SoCs which have sun6i like periphery, like
32 separate ahb reset control registers, custom pmic bus, new style
33 watchdog, etc.
34
Icenowy Zheng9934aba2017-06-03 17:10:14 +080035config SUNXI_DRAM_DW
36 bool
37 ---help---
38 Select this for sunxi SoCs which uses a DRAM controller like the
39 DesignWare controller used in H3, mainly SoCs after H3, which do
40 not have official open-source DRAM initialization code, but can
41 use modified H3 DRAM initialization code.
Hans de Goede44d8ae52015-04-06 20:33:34 +020042
Icenowy Zheng87098d72017-06-03 17:10:16 +080043if SUNXI_DRAM_DW
44config SUNXI_DRAM_DW_16BIT
45 bool
46 ---help---
47 Select this for sunxi SoCs with DesignWare DRAM controller and
48 have only 16-bit memory buswidth.
49
50config SUNXI_DRAM_DW_32BIT
51 bool
52 ---help---
53 Select this for sunxi SoCs with DesignWare DRAM controller with
54 32-bit memory buswidth.
55endif
56
Andre Przywara7b82a222017-02-16 01:20:27 +000057config MACH_SUNXI_H3_H5
58 bool
Jernej Skrabeca05a4542017-04-27 00:03:37 +020059 select DM_I2C
Jernej Skrabec1ae5def2017-03-27 19:22:31 +020060 select SUNXI_DE2
Icenowy Zheng9934aba2017-06-03 17:10:14 +080061 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +080062 select SUNXI_DRAM_DW_32BIT
Andre Przywara7b82a222017-02-16 01:20:27 +000063 select SUNXI_GEN_SUN6I
64 select SUPPORT_SPL
65
Ian Campbell2c7e3b92014-10-24 21:20:44 +010066choice
67 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020068 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010069
Ian Campbellc3be2792014-10-24 21:20:45 +010070config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010071 bool "sun4i (Allwinner A10)"
72 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000073 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020074 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010075 select SUPPORT_SPL
76
Ian Campbellc3be2792014-10-24 21:20:45 +010077config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010078 bool "sun5i (Allwinner A13)"
79 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000080 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020081 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010082 select SUPPORT_SPL
83
Ian Campbellc3be2792014-10-24 21:20:45 +010084config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010085 bool "sun6i (Allwinner A31)"
86 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080087 select CPU_V7_HAS_NONSEC
88 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090089 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020090 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020091 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080092 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010093
Ian Campbellc3be2792014-10-24 21:20:45 +010094config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010095 bool "sun7i (Allwinner A20)"
96 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010097 select CPU_V7_HAS_NONSEC
98 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090099 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +0200100 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100101 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200102 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100103
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200104config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100105 bool "sun8i (Allwinner A23)"
106 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800107 select CPU_V7_HAS_NONSEC
108 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900109 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +0200110 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100111 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800112 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100113
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530114config MACH_SUN8I_A33
115 bool "sun8i (Allwinner A33)"
116 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800117 select CPU_V7_HAS_NONSEC
118 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900119 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530120 select SUNXI_GEN_SUN6I
121 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800122 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530123
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800124config MACH_SUN8I_A83T
125 bool "sun8i (Allwinner A83T)"
126 select CPU_V7
127 select SUNXI_GEN_SUN6I
128 select SUPPORT_SPL
129
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100130config MACH_SUN8I_H3
131 bool "sun8i (Allwinner H3)"
132 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800133 select CPU_V7_HAS_NONSEC
134 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900135 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000136 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800137 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100138
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800139config MACH_SUN8I_R40
140 bool "sun8i (Allwinner R40)"
141 select CPU_V7
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800142 select CPU_V7_HAS_NONSEC
143 select CPU_V7_HAS_VIRT
144 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800145 select SUNXI_GEN_SUN6I
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800146 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800147 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800148 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800149
Icenowy Zhengc1994892017-04-08 15:30:12 +0800150config MACH_SUN8I_V3S
151 bool "sun8i (Allwinner V3s)"
152 select CPU_V7
153 select CPU_V7_HAS_NONSEC
154 select CPU_V7_HAS_VIRT
155 select ARCH_SUPPORT_PSCI
156 select SUNXI_GEN_SUN6I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800157 select SUNXI_DRAM_DW
158 select SUNXI_DRAM_DW_16BIT
159 select SUPPORT_SPL
Icenowy Zhengc1994892017-04-08 15:30:12 +0800160 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
161
Hans de Goede1871a8c2015-01-13 19:25:06 +0100162config MACH_SUN9I
163 bool "sun9i (Allwinner A80)"
164 select CPU_V7
Andre Przywarabc613d82017-02-16 01:20:23 +0000165 select SUNXI_HIGH_SRAM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100166 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800167 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100168
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800169config MACH_SUN50I
170 bool "sun50i (Allwinner A64)"
171 select ARM64
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200172 select DM_I2C
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200173 select SUNXI_DE2
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800174 select SUNXI_GEN_SUN6I
Andre Przywarabc613d82017-02-16 01:20:23 +0000175 select SUNXI_HIGH_SRAM
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000176 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800177 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800178 select SUNXI_DRAM_DW_32BIT
Andre Przywarad29adf82017-04-26 01:32:48 +0100179 select FIT
180 select SPL_LOAD_FIT
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800181
Andre Przywara997bde62017-02-16 01:20:28 +0000182config MACH_SUN50I_H5
183 bool "sun50i (Allwinner H5)"
184 select ARM64
185 select MACH_SUNXI_H3_H5
186 select SUNXI_HIGH_SRAM
Andre Przywarad29adf82017-04-26 01:32:48 +0100187 select FIT
188 select SPL_LOAD_FIT
Andre Przywara997bde62017-02-16 01:20:28 +0000189
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100190endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800191
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200192# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
193config MACH_SUN8I
194 bool
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800195 default y if MACH_SUN8I_A23
196 default y if MACH_SUN8I_A33
197 default y if MACH_SUN8I_A83T
198 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800199 default y if MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800200 default y if MACH_SUN8I_V3S
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200201
Andre Przywarab5402d12017-01-02 11:48:35 +0000202config RESERVE_ALLWINNER_BOOT0_HEADER
203 bool "reserve space for Allwinner boot0 header"
204 select ENABLE_ARM_SOC_BOOT0_HOOK
205 ---help---
206 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
207 filled with magic values post build. The Allwinner provided boot0
208 blob relies on this information to load and execute U-Boot.
209 Only needed on 64-bit Allwinner boards so far when using boot0.
210
Andre Przywara83843c92017-01-02 11:48:36 +0000211config ARM_BOOT_HOOK_RMR
212 bool
213 depends on ARM64
214 default y
215 select ENABLE_ARM_SOC_BOOT0_HOOK
216 ---help---
217 Insert some ARM32 code at the very beginning of the U-Boot binary
218 which uses an RMR register write to bring the core into AArch64 mode.
219 The very first instruction acts as a switch, since it's carefully
220 chosen to be a NOP in one mode and a branch in the other, so the
221 code would only be executed if not already in AArch64.
222 This allows both the SPL and the U-Boot proper to be entered in
223 either mode and switch to AArch64 if needed.
224
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800225if SUNXI_DRAM_DW
226config SUNXI_DRAM_DDR3
227 bool
228
Icenowy Zheng67337e62017-06-03 17:10:20 +0800229config SUNXI_DRAM_DDR2
230 bool
231
Icenowy Zheng72cc9872017-06-03 17:10:23 +0800232config SUNXI_DRAM_LPDDR3
233 bool
234
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800235choice
236 prompt "DRAM Type and Timing"
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800237 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
238 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800239
240config SUNXI_DRAM_DDR3_1333
241 bool "DDR3 1333"
242 select SUNXI_DRAM_DDR3
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800243 depends on !MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800244 ---help---
245 This option is the original only supported memory type, which suits
246 many H3/H5/A64 boards available now.
247
Icenowy Zhengec4670a2017-06-03 17:10:24 +0800248config SUNXI_DRAM_LPDDR3_STOCK
249 bool "LPDDR3 with Allwinner stock configuration"
250 select SUNXI_DRAM_LPDDR3
251 ---help---
252 This option is the LPDDR3 timing used by the stock boot0 by
253 Allwinner.
254
Icenowy Zheng67337e62017-06-03 17:10:20 +0800255config SUNXI_DRAM_DDR2_V3S
256 bool "DDR2 found in V3s chip"
257 select SUNXI_DRAM_DDR2
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800258 depends on MACH_SUN8I_V3S
Icenowy Zheng67337e62017-06-03 17:10:20 +0800259 ---help---
260 This option is only for the DDR2 memory chip which is co-packaged in
261 Allwinner V3s SoC.
262
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800263endchoice
264endif
265
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800266config DRAM_TYPE
267 int "sunxi dram type"
268 depends on MACH_SUN8I_A83T
269 default 3
270 ---help---
271 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200272
Hans de Goede37781a12014-11-15 19:46:39 +0100273config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100274 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800275 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800276 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100277 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800278 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
279 MACH_SUN8I_V3S
Andre Przywara52e31822017-01-02 11:48:37 +0000280 default 672 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100281 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800282 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
283 must be a multiple of 24. For the sun9i (A80), the tested values
284 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100285
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200286if MACH_SUN5I || MACH_SUN7I
287config DRAM_MBUS_CLK
288 int "sunxi mbus clock speed"
289 default 300
290 ---help---
291 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
292
293endif
294
Hans de Goede37781a12014-11-15 19:46:39 +0100295config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100296 int "sunxi dram zq value"
297 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
298 default 127 if MACH_SUN7I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800299 default 14779 if MACH_SUN8I_V3S
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800300 default 3881979 if MACH_SUN8I_R40
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800301 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000302 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100303 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100304 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100305
Hans de Goede8975cdf2015-05-13 15:00:46 +0200306config DRAM_ODT_EN
307 bool "sunxi dram odt enable"
308 default n if !MACH_SUN8I_A23
309 default y if MACH_SUN8I_A23
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800310 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000311 default y if MACH_SUN50I
Hans de Goede8975cdf2015-05-13 15:00:46 +0200312 ---help---
313 Select this to enable dram odt (on die termination).
314
Hans de Goede8ffc4872015-01-17 14:24:55 +0100315if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
316config DRAM_EMR1
317 int "sunxi dram emr1 value"
318 default 0 if MACH_SUN4I
319 default 4 if MACH_SUN5I || MACH_SUN7I
320 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100321 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200322
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200323config DRAM_TPR3
324 hex "sunxi dram tpr3 value"
325 default 0
326 ---help---
327 Set the dram controller tpr3 parameter. This parameter configures
328 the delay on the command lane and also phase shifts, which are
329 applied for sampling incoming read data. The default value 0
330 means that no phase/delay adjustments are necessary. Properly
331 configuring this parameter increases reliability at high DRAM
332 clock speeds.
333
334config DRAM_DQS_GATING_DELAY
335 hex "sunxi dram dqs_gating_delay value"
336 default 0
337 ---help---
338 Set the dram controller dqs_gating_delay parmeter. Each byte
339 encodes the DQS gating delay for each byte lane. The delay
340 granularity is 1/4 cycle. For example, the value 0x05060606
341 means that the delay is 5 quarter-cycles for one lane (1.25
342 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
343 The default value 0 means autodetection. The results of hardware
344 autodetection are not very reliable and depend on the chip
345 temperature (sometimes producing different results on cold start
346 and warm reboot). But the accuracy of hardware autodetection
347 is usually good enough, unless running at really high DRAM
348 clocks speeds (up to 600MHz). If unsure, keep as 0.
349
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200350choice
351 prompt "sunxi dram timings"
352 default DRAM_TIMINGS_VENDOR_MAGIC
353 ---help---
354 Select the timings of the DDR3 chips.
355
356config DRAM_TIMINGS_VENDOR_MAGIC
357 bool "Magic vendor timings from Android"
358 ---help---
359 The same DRAM timings as in the Allwinner boot0 bootloader.
360
361config DRAM_TIMINGS_DDR3_1066F_1333H
362 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
363 ---help---
364 Use the timings of the standard JEDEC DDR3-1066F speed bin for
365 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
366 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
367 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
368 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
369 that down binning to DDR3-1066F is supported (because DDR3-1066F
370 uses a bit faster timings than DDR3-1333H).
371
372config DRAM_TIMINGS_DDR3_800E_1066G_1333J
373 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
374 ---help---
375 Use the timings of the slowest possible JEDEC speed bin for the
376 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
377 DDR3-800E, DDR3-1066G or DDR3-1333J.
378
379endchoice
380
Hans de Goede37781a12014-11-15 19:46:39 +0100381endif
382
Hans de Goede8975cdf2015-05-13 15:00:46 +0200383if MACH_SUN8I_A23
384config DRAM_ODT_CORRECTION
385 int "sunxi dram odt correction value"
386 default 0
387 ---help---
388 Set the dram odt correction value (range -255 - 255). In allwinner
389 fex files, this option is found in bits 8-15 of the u32 odt_en variable
390 in the [dram] section. When bit 31 of the odt_en variable is set
391 then the correction is negative. Usually the value for this is 0.
392endif
393
Iain Patone71b4222015-03-28 10:26:38 +0000394config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800395 default 1008000000 if MACH_SUN4I
396 default 1008000000 if MACH_SUN5I
397 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000398 default 912000000 if MACH_SUN7I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800399 default 1008000000 if MACH_SUN8I
400 default 1008000000 if MACH_SUN9I
401 default 816000000 if MACH_SUN50I
Iain Patone71b4222015-03-28 10:26:38 +0000402
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800403config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100404 default "sun4i" if MACH_SUN4I
405 default "sun5i" if MACH_SUN5I
406 default "sun6i" if MACH_SUN6I
407 default "sun7i" if MACH_SUN7I
408 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100409 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200410 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200411
Masahiro Yamadadd840582014-07-30 14:08:14 +0900412config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900413 default "sunxi"
414
415config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900416 default "sunxi"
417
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200418config UART0_PORT_F
419 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200420 default n
421 ---help---
422 Repurpose the SD card slot for getting access to the UART0 serial
423 console. Primarily useful only for low level u-boot debugging on
424 tablets, where normal UART0 is difficult to access and requires
425 device disassembly and/or soldering. As the SD card can't be used
426 at the same time, the system can be only booted in the FEL mode.
427 Only enable this if you really know what you are doing.
428
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200429config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900430 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200431 default n
432 ---help---
433 Set this to enable various workarounds for old kernels, this results in
434 sub-optimal settings for newer kernels, only enable if needed.
435
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200436config MACPWR
437 string "MAC power pin"
438 default ""
439 help
440 Set the pin used to power the MAC. This takes a string in the format
441 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
442
Hans de Goedecd821132014-10-02 20:29:26 +0200443config MMC0_CD_PIN
444 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000445 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200446 default ""
447 ---help---
448 Set the card detect pin for mmc0, leave empty to not use cd. This
449 takes a string in the format understood by sunxi_name_to_gpio, e.g.
450 PH1 for pin 1 of port H.
451
452config MMC1_CD_PIN
453 string "Card detect pin for mmc1"
454 default ""
455 ---help---
456 See MMC0_CD_PIN help text.
457
458config MMC2_CD_PIN
459 string "Card detect pin for mmc2"
460 default ""
461 ---help---
462 See MMC0_CD_PIN help text.
463
464config MMC3_CD_PIN
465 string "Card detect pin for mmc3"
466 default ""
467 ---help---
468 See MMC0_CD_PIN help text.
469
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100470config MMC1_PINS
471 string "Pins for mmc1"
472 default ""
473 ---help---
474 Set the pins used for mmc1, when applicable. This takes a string in the
475 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
476
477config MMC2_PINS
478 string "Pins for mmc2"
479 default ""
480 ---help---
481 See MMC1_PINS help text.
482
483config MMC3_PINS
484 string "Pins for mmc3"
485 default ""
486 ---help---
487 See MMC1_PINS help text.
488
Hans de Goede2ccfac02014-10-02 20:43:50 +0200489config MMC_SUNXI_SLOT_EXTRA
490 int "mmc extra slot number"
491 default -1
492 ---help---
493 sunxi builds always enable mmc0, some boards also have a second sdcard
494 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
495 support for this.
496
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200497config INITIAL_USB_SCAN_DELAY
498 int "delay initial usb scan by x ms to allow builtin devices to init"
499 default 0
500 ---help---
501 Some boards have on board usb devices which need longer than the
502 USB spec's 1 second to connect from board powerup. Set this config
503 option to a non 0 value to add an extra delay before the first usb
504 bus scan.
505
Hans de Goede4458b7a2015-01-07 15:26:06 +0100506config USB0_VBUS_PIN
507 string "Vbus enable pin for usb0 (otg)"
508 default ""
509 ---help---
510 Set the Vbus enable pin for usb0 (otg). This takes a string in the
511 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
512
Hans de Goede52defe82015-02-16 22:13:43 +0100513config USB0_VBUS_DET
514 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100515 default ""
516 ---help---
517 Set the Vbus detect pin for usb0 (otg). This takes a string in the
518 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
519
Hans de Goede48c06c92015-06-14 17:29:53 +0200520config USB0_ID_DET
521 string "ID detect pin for usb0 (otg)"
522 default ""
523 ---help---
524 Set the ID detect pin for usb0 (otg). This takes a string in the
525 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
526
Hans de Goede115200c2014-11-07 16:09:00 +0100527config USB1_VBUS_PIN
528 string "Vbus enable pin for usb1 (ehci0)"
529 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100530 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100531 ---help---
532 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
533 a string in the format understood by sunxi_name_to_gpio, e.g.
534 PH1 for pin 1 of port H.
535
536config USB2_VBUS_PIN
537 string "Vbus enable pin for usb2 (ehci1)"
538 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100539 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100540 ---help---
541 See USB1_VBUS_PIN help text.
542
Hans de Goede60fa6302016-03-18 08:42:01 +0100543config USB3_VBUS_PIN
544 string "Vbus enable pin for usb3 (ehci2)"
545 default ""
546 ---help---
547 See USB1_VBUS_PIN help text.
548
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200549config I2C0_ENABLE
550 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800551 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200552 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200553 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200554 ---help---
555 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
556 its clock and setting up the bus. This is especially useful on devices
557 with slaves connected to the bus or with pins exposed through e.g. an
558 expansion port/header.
559
560config I2C1_ENABLE
561 bool "Enable I2C/TWI controller 1"
562 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200563 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200564 ---help---
565 See I2C0_ENABLE help text.
566
567config I2C2_ENABLE
568 bool "Enable I2C/TWI controller 2"
569 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200570 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200571 ---help---
572 See I2C0_ENABLE help text.
573
574if MACH_SUN6I || MACH_SUN7I
575config I2C3_ENABLE
576 bool "Enable I2C/TWI controller 3"
577 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200578 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200579 ---help---
580 See I2C0_ENABLE help text.
581endif
582
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100583if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100584config R_I2C_ENABLE
585 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100586 # This is used for the pmic on H3
587 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200588 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100589 ---help---
590 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100591endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100592
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200593if MACH_SUN7I
594config I2C4_ENABLE
595 bool "Enable I2C/TWI controller 4"
596 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200597 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200598 ---help---
599 See I2C0_ENABLE help text.
600endif
601
Hans de Goede2fcf0332015-04-25 17:25:14 +0200602config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900603 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200604 default n
605 ---help---
606 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
607
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200608config VIDEO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900609 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800610 depends on !MACH_SUN8I_A83T
611 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800612 depends on !MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800613 depends on !MACH_SUN8I_V3S
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800614 depends on !MACH_SUN9I
615 depends on !MACH_SUN50I
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200616 default y
617 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100618 Say Y here to add support for using a cfb console on the HDMI, LCD
619 or VGA output found on most sunxi devices. See doc/README.video for
620 info on how to select the video output and mode.
621
Hans de Goede2fbf0912014-12-23 23:04:35 +0100622config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900623 bool "HDMI output support"
Hans de Goede2fbf0912014-12-23 23:04:35 +0100624 depends on VIDEO && !MACH_SUN8I
625 default y
626 ---help---
627 Say Y here to add support for outputting video over HDMI.
628
Hans de Goeded9786d22014-12-25 13:58:06 +0100629config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900630 bool "VGA output support"
Hans de Goeded9786d22014-12-25 13:58:06 +0100631 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
632 default n
633 ---help---
634 Say Y here to add support for outputting video over VGA.
635
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100636config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900637 bool "VGA via LCD controller support"
Chen-Yu Tsai2583d5b2015-01-12 18:02:10 +0800638 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100639 default n
640 ---help---
641 Say Y here to add support for external DACs connected to the parallel
642 LCD interface driving a VGA connector, such as found on the
643 Olimex A13 boards.
644
Hans de Goedefb75d972015-01-25 15:33:07 +0100645config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900646 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100647 depends on VIDEO_VGA_VIA_LCD
648 default n
649 ---help---
650 Say Y here if you've a board which uses opendrain drivers for the vga
651 hsync and vsync signals. Opendrain drivers cannot generate steep enough
652 positive edges for a stable video output, so on boards with opendrain
653 drivers the sync signals must always be active high.
654
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800655config VIDEO_VGA_EXTERNAL_DAC_EN
656 string "LCD panel power enable pin"
657 depends on VIDEO_VGA_VIA_LCD
658 default ""
659 ---help---
660 Set the enable pin for the external VGA DAC. This takes a string in the
661 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
662
Hans de Goede39920c82015-08-03 19:20:26 +0200663config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900664 bool "Composite video output support"
Hans de Goede39920c82015-08-03 19:20:26 +0200665 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
666 default n
667 ---help---
668 Say Y here to add support for outputting composite video.
669
Hans de Goede2dae8002014-12-21 16:28:32 +0100670config VIDEO_LCD_MODE
671 string "LCD panel timing details"
672 depends on VIDEO
673 default ""
674 ---help---
675 LCD panel timing details string, leave empty if there is no LCD panel.
676 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
677 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200678 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100679
Hans de Goede65150322015-01-13 13:21:46 +0100680config VIDEO_LCD_DCLK_PHASE
681 int "LCD panel display clock phase"
682 depends on VIDEO
683 default 1
684 ---help---
685 Select LCD panel display clock phase shift, range 0-3.
686
Hans de Goede2dae8002014-12-21 16:28:32 +0100687config VIDEO_LCD_POWER
688 string "LCD panel power enable pin"
689 depends on VIDEO
690 default ""
691 ---help---
692 Set the power enable pin for the LCD panel. This takes a string in the
693 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
694
Hans de Goede242e3d82015-02-16 17:26:41 +0100695config VIDEO_LCD_RESET
696 string "LCD panel reset pin"
697 depends on VIDEO
698 default ""
699 ---help---
700 Set the reset pin for the LCD panel. This takes a string in the format
701 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
702
Hans de Goede2dae8002014-12-21 16:28:32 +0100703config VIDEO_LCD_BL_EN
704 string "LCD panel backlight enable pin"
705 depends on VIDEO
706 default ""
707 ---help---
708 Set the backlight enable pin for the LCD panel. This takes a string in the
709 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
710 port H.
711
712config VIDEO_LCD_BL_PWM
713 string "LCD panel backlight pwm pin"
714 depends on VIDEO
715 default ""
716 ---help---
717 Set the backlight pwm pin for the LCD panel. This takes a string in the
718 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200719
Hans de Goedea7403ae2015-01-22 21:02:42 +0100720config VIDEO_LCD_BL_PWM_ACTIVE_LOW
721 bool "LCD panel backlight pwm is inverted"
722 depends on VIDEO
723 default y
724 ---help---
725 Set this if the backlight pwm output is active low.
726
Hans de Goede55410082015-02-16 17:23:25 +0100727config VIDEO_LCD_PANEL_I2C
728 bool "LCD panel needs to be configured via i2c"
729 depends on VIDEO
Hans de Goede1fc42012015-03-07 12:00:02 +0100730 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200731 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100732 ---help---
733 Say y here if the LCD panel needs to be configured via i2c. This
734 will add a bitbang i2c controller using gpios to talk to the LCD.
735
736config VIDEO_LCD_PANEL_I2C_SDA
737 string "LCD panel i2c interface SDA pin"
738 depends on VIDEO_LCD_PANEL_I2C
739 default "PG12"
740 ---help---
741 Set the SDA pin for the LCD i2c interface. This takes a string in the
742 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
743
744config VIDEO_LCD_PANEL_I2C_SCL
745 string "LCD panel i2c interface SCL pin"
746 depends on VIDEO_LCD_PANEL_I2C
747 default "PG10"
748 ---help---
749 Set the SCL pin for the LCD i2c interface. This takes a string in the
750 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
751
Hans de Goede213480e2015-01-01 22:04:34 +0100752
753# Note only one of these may be selected at a time! But hidden choices are
754# not supported by Kconfig
755config VIDEO_LCD_IF_PARALLEL
756 bool
757
758config VIDEO_LCD_IF_LVDS
759 bool
760
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200761config SUNXI_DE2
762 bool
763 default n
764
Jernej Skrabec56009452017-03-27 19:22:32 +0200765config VIDEO_DE2
766 bool "Display Engine 2 video driver"
767 depends on SUNXI_DE2
768 select DM_VIDEO
769 select DISPLAY
770 default y
771 ---help---
772 Say y here if you want to build DE2 video driver which is present on
773 newer SoCs. Currently only HDMI output is supported.
774
Hans de Goede213480e2015-01-01 22:04:34 +0100775
776choice
777 prompt "LCD panel support"
778 depends on VIDEO
779 ---help---
780 Select which type of LCD panel to support.
781
782config VIDEO_LCD_PANEL_PARALLEL
783 bool "Generic parallel interface LCD panel"
784 select VIDEO_LCD_IF_PARALLEL
785
786config VIDEO_LCD_PANEL_LVDS
787 bool "Generic lvds interface LCD panel"
788 select VIDEO_LCD_IF_LVDS
789
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200790config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
791 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
792 select VIDEO_LCD_SSD2828
793 select VIDEO_LCD_IF_PARALLEL
794 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200795 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
796
797config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
798 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
799 select VIDEO_LCD_ANX9804
800 select VIDEO_LCD_IF_PARALLEL
801 select VIDEO_LCD_PANEL_I2C
802 ---help---
803 Select this for eDP LCD panels with 4 lanes running at 1.62G,
804 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200805
Hans de Goede27515b22015-01-20 09:23:36 +0100806config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
807 bool "Hitachi tx18d42vm LCD panel"
808 select VIDEO_LCD_HITACHI_TX18D42VM
809 select VIDEO_LCD_IF_LVDS
810 ---help---
811 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
812
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100813config VIDEO_LCD_TL059WV5C0
814 bool "tl059wv5c0 LCD panel"
815 select VIDEO_LCD_PANEL_I2C
816 select VIDEO_LCD_IF_PARALLEL
817 ---help---
818 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
819 Aigo M60/M608/M606 tablets.
820
Hans de Goede213480e2015-01-01 22:04:34 +0100821endchoice
822
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200823config SATAPWR
824 string "SATA power pin"
825 default ""
826 help
827 Set the pins used to power the SATA. This takes a string in the
828 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
829 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100830
Hans de Goedec13f60d2015-01-25 12:10:48 +0100831config GMAC_TX_DELAY
832 int "GMAC Transmit Clock Delay Chain"
833 default 0
834 ---help---
835 Set the GMAC Transmit Clock Delay Chain value.
836
Hans de Goedeff42d102015-09-13 13:02:48 +0200837config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800838 default 0x4fe00000 if MACH_SUN4I
839 default 0x4fe00000 if MACH_SUN5I
840 default 0x4fe00000 if MACH_SUN6I
841 default 0x4fe00000 if MACH_SUN7I
842 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200843 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800844 default 0x4fe00000 if MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200845
Masahiro Yamadadd840582014-07-30 14:08:14 +0900846endif