blob: 9aa66deb9fd9f6db0ab4e258c22eedebbd85005b [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Jagan Tekidd928bf2018-01-10 16:03:34 +05306config DRAM_SUN4I
7 bool
8 help
9 Select this dram controller driver for Sun4/5/7i platforms,
10 like A10/A13/A20.
11
Jagan Tekifdfa9342018-03-17 00:16:36 +053012config DRAM_SUN6I
13 bool
14 help
15 Select this dram controller driver for Sun6i platforms,
16 like A31/A31s.
17
Jagan Tekiaf303932018-01-10 16:15:14 +053018config DRAM_SUN8I_A23
19 bool
20 help
21 Select this dram controller driver for Sun8i platforms,
22 for A23 SOC.
23
Jagan Tekic335e992018-01-10 16:17:39 +053024config DRAM_SUN8I_A33
25 bool
26 help
27 Select this dram controller driver for Sun8i platforms,
28 for A33 SOC.
29
Jagan Teki0354f4b2018-01-10 16:20:26 +053030config DRAM_SUN8I_A83T
31 bool
32 help
33 Select this dram controller driver for Sun8i platforms,
34 for A83T SOC.
35
Jagan Teki7d0b1652018-03-17 00:18:01 +053036config DRAM_SUN9I
37 bool
38 help
39 Select this dram controller driver for Sun9i platforms,
40 like A80.
41
Icenowy Zhengda261652018-07-23 06:13:34 +080042config DRAM_SUN50I_H6
43 bool
44 help
45 Select this dram controller driver for some sun50i platforms,
46 like H6.
47
Jernej Skrabecf4317db2021-01-11 21:11:43 +010048config DRAM_SUN50I_H616
49 bool
50 help
51 Select this dram controller driver for some sun50i platforms,
52 like H616.
53
54if DRAM_SUN50I_H616
55config DRAM_SUN50I_H616_WRITE_LEVELING
56 bool "H616 DRAM write leveling"
57 ---help---
58 Select this when DRAM on your H616 board needs write leveling.
59
60config DRAM_SUN50I_H616_READ_CALIBRATION
61 bool "H616 DRAM read calibration"
62 ---help---
63 Select this when DRAM on your H616 board needs read calibration.
64
65config DRAM_SUN50I_H616_READ_TRAINING
66 bool "H616 DRAM read training"
67 ---help---
68 Select this when DRAM on your H616 board needs read training.
69
70config DRAM_SUN50I_H616_WRITE_TRAINING
71 bool "H616 DRAM write training"
72 ---help---
73 Select this when DRAM on your H616 board needs write training.
74
75config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
76 bool "H616 DRAM bit delay compensation"
77 ---help---
78 Select this when DRAM on your H616 board needs bit delay
79 compensation.
80
81config DRAM_SUN50I_H616_UNKNOWN_FEATURE
82 bool "H616 DRAM unknown feature"
83 ---help---
84 Select this when DRAM on your H616 board needs this unknown
85 feature.
86endif
87
Jagan Teki2aa697a2018-01-11 13:21:15 +053088config SUN6I_PRCM
89 bool
90 help
91 Support for the PRCM (Power/Reset/Clock Management) unit available
92 in A31 SoC.
93
Jagan Teki735fb252018-02-14 22:28:30 +053094config AXP_PMIC_BUS
Samuel Holland4ab39e72021-10-08 00:17:19 -050095 bool
Samuel Holland8b0eacd2021-10-08 00:17:23 -050096 select DM_PMIC if DM_I2C
97 select PMIC_AXP if DM_I2C
Jagan Teki735fb252018-02-14 22:28:30 +053098 help
99 Select this PMIC bus access helpers for Sunxi platform PRCM or other
100 AXP family PMIC devices.
101
Icenowy Zhengcadc7c22018-07-21 16:20:20 +0800102config SUNXI_SRAM_ADDRESS
103 hex
104 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabec44726092021-01-11 21:11:34 +0100105 default 0x20000 if SUN50I_GEN_H6
Icenowy Zhengcadc7c22018-07-21 16:20:20 +0800106 default 0x0
Andre Przywarabc613d82017-02-16 01:20:23 +0000107 ---help---
108 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
109 with the first SRAM region being located at address 0.
110 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zhengcadc7c22018-07-21 16:20:20 +0800111 SRAM to a different address.
Andre Przywarabc613d82017-02-16 01:20:23 +0000112
Andre Przywarabe0d2172018-06-27 01:42:53 +0100113config SUNXI_A64_TIMER_ERRATUM
114 bool
115
Hans de Goede44d8ae52015-04-06 20:33:34 +0200116# Note only one of these may be selected at a time! But hidden choices are
117# not supported by Kconfig
118config SUNXI_GEN_SUN4I
119 bool
120 ---help---
121 Select this for sunxi SoCs which have resets and clocks set up
122 as the original A10 (mach-sun4i).
123
124config SUNXI_GEN_SUN6I
125 bool
126 ---help---
127 Select this for sunxi SoCs which have sun6i like periphery, like
128 separate ahb reset control registers, custom pmic bus, new style
129 watchdog, etc.
130
Jernej Skrabec44726092021-01-11 21:11:34 +0100131config SUN50I_GEN_H6
132 bool
133 select FIT
134 select SPL_LOAD_FIT
Andre Przywarab6e3bf12021-05-05 10:04:41 +0100135 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabec44726092021-01-11 21:11:34 +0100136 select SUPPORT_SPL
137 ---help---
138 Select this for sunxi SoCs which have H6 like peripherals, clocks
139 and memory map.
140
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800141config SUNXI_DRAM_DW
142 bool
143 ---help---
144 Select this for sunxi SoCs which uses a DRAM controller like the
145 DesignWare controller used in H3, mainly SoCs after H3, which do
146 not have official open-source DRAM initialization code, but can
147 use modified H3 DRAM initialization code.
Hans de Goede44d8ae52015-04-06 20:33:34 +0200148
Icenowy Zheng87098d72017-06-03 17:10:16 +0800149if SUNXI_DRAM_DW
150config SUNXI_DRAM_DW_16BIT
151 bool
152 ---help---
153 Select this for sunxi SoCs with DesignWare DRAM controller and
154 have only 16-bit memory buswidth.
155
156config SUNXI_DRAM_DW_32BIT
157 bool
158 ---help---
159 Select this for sunxi SoCs with DesignWare DRAM controller with
160 32-bit memory buswidth.
161endif
162
Andre Przywara7b82a222017-02-16 01:20:27 +0000163config MACH_SUNXI_H3_H5
164 bool
Jagan Tekidd322812018-05-07 13:03:38 +0530165 select PHY_SUN4I_USB
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200166 select SUNXI_DE2
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800167 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800168 select SUNXI_DRAM_DW_32BIT
Andre Przywara7b82a222017-02-16 01:20:27 +0000169 select SUNXI_GEN_SUN6I
170 select SUPPORT_SPL
171
Icenowy Zhengf8aa3f82018-10-25 17:23:06 +0800172# TODO: try out A80's 8GiB DRAM space
173config SUNXI_DRAM_MAX_SIZE
174 hex
Andre Przywarab8747852021-04-28 21:29:55 +0100175 default 0x100000000 if MACH_SUN50I_H616
176 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zhengf8aa3f82018-10-25 17:23:06 +0800177 default 0x80000000
178
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100179choice
180 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +0200181 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100182
Icenowy Zhengcfe673c2022-01-29 10:23:07 -0500183config MACH_SUNIV
184 bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)"
185 select CPU_ARM926EJS
186 select SUNXI_GEN_SUN6I
187 select SUPPORT_SPL
188
Ian Campbellc3be2792014-10-24 21:20:45 +0100189config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100190 bool "sun4i (Allwinner A10)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530191 select CPU_V7A
Jagan Tekidd322812018-05-07 13:03:38 +0530192 select PHY_SUN4I_USB
Jagan Tekidd928bf2018-01-10 16:03:34 +0530193 select DRAM_SUN4I
Hans de Goede44d8ae52015-04-06 20:33:34 +0200194 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100195 select SUPPORT_SPL
Tom Rini55dabcc2021-08-18 23:12:24 -0400196 imply SPL_SYS_I2C_LEGACY
197 imply SYS_I2C_LEGACY
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100198
Ian Campbellc3be2792014-10-24 21:20:45 +0100199config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100200 bool "sun5i (Allwinner A13)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530201 select CPU_V7A
Jagan Tekidd928bf2018-01-10 16:03:34 +0530202 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530203 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200204 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100205 select SUPPORT_SPL
Tom Rini55dabcc2021-08-18 23:12:24 -0400206 imply SPL_SYS_I2C_LEGACY
207 imply SYS_I2C_LEGACY
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100208
Ian Campbellc3be2792014-10-24 21:20:45 +0100209config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100210 bool "sun6i (Allwinner A31)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530211 select CPU_V7A
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800212 select CPU_V7_HAS_NONSEC
213 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900214 select ARCH_SUPPORT_PSCI
Andre Przywara2564fce2022-01-23 00:27:19 +0000215 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Tekifdfa9342018-03-17 00:16:36 +0530216 select DRAM_SUN6I
Jagan Tekidd322812018-05-07 13:03:38 +0530217 select PHY_SUN4I_USB
Samuel Holland104950a2021-10-08 00:17:20 -0500218 select SPL_I2C
Jagan Teki2aa697a2018-01-11 13:21:15 +0530219 select SUN6I_PRCM
Hans de Goede44d8ae52015-04-06 20:33:34 +0200220 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +0200221 select SUPPORT_SPL
Samuel Holland104950a2021-10-08 00:17:20 -0500222 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800223 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100224
Ian Campbellc3be2792014-10-24 21:20:45 +0100225config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100226 bool "sun7i (Allwinner A20)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530227 select CPU_V7A
Hans de Goedeea624e12014-11-14 09:34:30 +0100228 select CPU_V7_HAS_NONSEC
229 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900230 select ARCH_SUPPORT_PSCI
Andre Przywara2564fce2022-01-23 00:27:19 +0000231 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Tekidd928bf2018-01-10 16:03:34 +0530232 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530233 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200234 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100235 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200236 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini55dabcc2021-08-18 23:12:24 -0400237 imply SPL_SYS_I2C_LEGACY
238 imply SYS_I2C_LEGACY
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100239
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200240config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100241 bool "sun8i (Allwinner A23)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530242 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800243 select CPU_V7_HAS_NONSEC
244 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900245 select ARCH_SUPPORT_PSCI
Jagan Tekiaf303932018-01-10 16:15:14 +0530246 select DRAM_SUN8I_A23
Jagan Tekidd322812018-05-07 13:03:38 +0530247 select PHY_SUN4I_USB
Samuel Holland3227c852021-10-08 00:17:21 -0500248 select SPL_I2C
Hans de Goede44d8ae52015-04-06 20:33:34 +0200249 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100250 select SUPPORT_SPL
Samuel Holland3227c852021-10-08 00:17:21 -0500251 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800252 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100253
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530254config MACH_SUN8I_A33
255 bool "sun8i (Allwinner A33)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530256 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800257 select CPU_V7_HAS_NONSEC
258 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900259 select ARCH_SUPPORT_PSCI
Jagan Tekic335e992018-01-10 16:17:39 +0530260 select DRAM_SUN8I_A33
Jagan Tekidd322812018-05-07 13:03:38 +0530261 select PHY_SUN4I_USB
Samuel Holland3227c852021-10-08 00:17:21 -0500262 select SPL_I2C
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530263 select SUNXI_GEN_SUN6I
264 select SUPPORT_SPL
Samuel Holland3227c852021-10-08 00:17:21 -0500265 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800266 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530267
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800268config MACH_SUN8I_A83T
269 bool "sun8i (Allwinner A83T)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530270 select CPU_V7A
Jagan Teki0354f4b2018-01-10 16:20:26 +0530271 select DRAM_SUN8I_A83T
Jagan Tekidd322812018-05-07 13:03:38 +0530272 select PHY_SUN4I_USB
Samuel Holland3227c852021-10-08 00:17:21 -0500273 select SPL_I2C
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800274 select SUNXI_GEN_SUN6I
Maxime Ripard343ff162017-08-23 12:03:42 +0200275 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhick2a8882e2018-11-09 20:41:44 -0800276 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800277 select SUPPORT_SPL
Samuel Holland3227c852021-10-08 00:17:21 -0500278 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800279
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100280config MACH_SUN8I_H3
281 bool "sun8i (Allwinner H3)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530282 select CPU_V7A
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800283 select CPU_V7_HAS_NONSEC
284 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900285 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000286 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800287 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100288
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800289config MACH_SUN8I_R40
290 bool "sun8i (Allwinner R40)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530291 select CPU_V7A
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800292 select CPU_V7_HAS_NONSEC
293 select CPU_V7_HAS_VIRT
294 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800295 select SUNXI_GEN_SUN6I
Andre Przywarab6e3bf12021-05-05 10:04:41 +0100296 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800297 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800298 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800299 select SUNXI_DRAM_DW_32BIT
Andre Przywaraa2f729f2020-01-01 23:44:48 +0000300 select PHY_SUN4I_USB
Tom Rini55dabcc2021-08-18 23:12:24 -0400301 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800302
Icenowy Zhengc1994892017-04-08 15:30:12 +0800303config MACH_SUN8I_V3S
Icenowy Zhengef9025b2020-10-26 22:15:59 +0800304 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530305 select CPU_V7A
Icenowy Zhengc1994892017-04-08 15:30:12 +0800306 select CPU_V7_HAS_NONSEC
307 select CPU_V7_HAS_VIRT
308 select ARCH_SUPPORT_PSCI
309 select SUNXI_GEN_SUN6I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800310 select SUNXI_DRAM_DW
311 select SUNXI_DRAM_DW_16BIT
312 select SUPPORT_SPL
Icenowy Zhengc1994892017-04-08 15:30:12 +0800313 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
314
Hans de Goede1871a8c2015-01-13 19:25:06 +0100315config MACH_SUN9I
316 bool "sun9i (Allwinner A80)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530317 select CPU_V7A
Andre Przywara2564fce2022-01-23 00:27:19 +0000318 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki7d0b1652018-03-17 00:18:01 +0530319 select DRAM_SUN9I
Samuel Holland3227c852021-10-08 00:17:21 -0500320 select SPL_I2C
Jagan Teki63928fa2018-01-11 13:23:02 +0530321 select SUN6I_PRCM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100322 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800323 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100324
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800325config MACH_SUN50I
326 bool "sun50i (Allwinner A64)"
327 select ARM64
Jagan Tekidd322812018-05-07 13:03:38 +0530328 select PHY_SUN4I_USB
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800329 select SUN6I_PRCM
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200330 select SUNXI_DE2
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800331 select SUNXI_GEN_SUN6I
Vasily Khoruzhick0e21a2f2018-11-09 20:41:46 -0800332 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000333 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800334 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800335 select SUNXI_DRAM_DW_32BIT
Andre Przywarad29adf82017-04-26 01:32:48 +0100336 select FIT
337 select SPL_LOAD_FIT
Andre Przywarabe0d2172018-06-27 01:42:53 +0100338 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800339
Andre Przywara997bde62017-02-16 01:20:28 +0000340config MACH_SUN50I_H5
341 bool "sun50i (Allwinner H5)"
342 select ARM64
343 select MACH_SUNXI_H3_H5
Andre Przywarab6e3bf12021-05-05 10:04:41 +0100344 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad29adf82017-04-26 01:32:48 +0100345 select FIT
346 select SPL_LOAD_FIT
Andre Przywara997bde62017-02-16 01:20:28 +0000347
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800348config MACH_SUN50I_H6
349 bool "sun50i (Allwinner H6)"
350 select ARM64
Andre Przywaraf96238e2019-06-23 15:09:50 +0100351 select PHY_SUN4I_USB
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800352 select DRAM_SUN50I_H6
Jernej Skrabec44726092021-01-11 21:11:34 +0100353 select SUN50I_GEN_H6
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800354
Jernej Skrabec8ec293e2021-01-11 21:11:46 +0100355config MACH_SUN50I_H616
356 bool "sun50i (Allwinner H616)"
357 select ARM64
358 select DRAM_SUN50I_H616
359 select SUN50I_GEN_H6
360
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100361endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800362
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200363# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
364config MACH_SUN8I
365 bool
Andre Przywara2564fce2022-01-23 00:27:19 +0000366 select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
Jagan Teki63928fa2018-01-11 13:23:02 +0530367 select SUN6I_PRCM
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800368 default y if MACH_SUN8I_A23
369 default y if MACH_SUN8I_A33
370 default y if MACH_SUN8I_A83T
371 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800372 default y if MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800373 default y if MACH_SUN8I_V3S
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200374
Andre Przywarab5402d12017-01-02 11:48:35 +0000375config RESERVE_ALLWINNER_BOOT0_HEADER
376 bool "reserve space for Allwinner boot0 header"
377 select ENABLE_ARM_SOC_BOOT0_HOOK
378 ---help---
379 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
380 filled with magic values post build. The Allwinner provided boot0
381 blob relies on this information to load and execute U-Boot.
382 Only needed on 64-bit Allwinner boards so far when using boot0.
383
Andre Przywara83843c92017-01-02 11:48:36 +0000384config ARM_BOOT_HOOK_RMR
385 bool
386 depends on ARM64
387 default y
388 select ENABLE_ARM_SOC_BOOT0_HOOK
389 ---help---
390 Insert some ARM32 code at the very beginning of the U-Boot binary
391 which uses an RMR register write to bring the core into AArch64 mode.
392 The very first instruction acts as a switch, since it's carefully
393 chosen to be a NOP in one mode and a branch in the other, so the
394 code would only be executed if not already in AArch64.
395 This allows both the SPL and the U-Boot proper to be entered in
396 either mode and switch to AArch64 if needed.
397
Andre Przywara770b85a2019-07-15 02:27:06 +0100398if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800399config SUNXI_DRAM_DDR3
400 bool
401
Icenowy Zheng67337e62017-06-03 17:10:20 +0800402config SUNXI_DRAM_DDR2
403 bool
404
Icenowy Zheng72cc9872017-06-03 17:10:23 +0800405config SUNXI_DRAM_LPDDR3
406 bool
407
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800408choice
409 prompt "DRAM Type and Timing"
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800410 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
411 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800412
413config SUNXI_DRAM_DDR3_1333
414 bool "DDR3 1333"
415 select SUNXI_DRAM_DDR3
416 ---help---
417 This option is the original only supported memory type, which suits
418 many H3/H5/A64 boards available now.
419
Icenowy Zhengec4670a2017-06-03 17:10:24 +0800420config SUNXI_DRAM_LPDDR3_STOCK
421 bool "LPDDR3 with Allwinner stock configuration"
422 select SUNXI_DRAM_LPDDR3
423 ---help---
424 This option is the LPDDR3 timing used by the stock boot0 by
425 Allwinner.
426
Andre Przywara770b85a2019-07-15 02:27:06 +0100427config SUNXI_DRAM_H6_LPDDR3
428 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
429 select SUNXI_DRAM_LPDDR3
430 depends on DRAM_SUN50I_H6
431 ---help---
432 This option is the LPDDR3 timing used by the stock boot0 by
433 Allwinner.
434
Andre Przywara7656d392019-07-15 02:27:08 +0100435config SUNXI_DRAM_H6_DDR3_1333
436 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
437 select SUNXI_DRAM_DDR3
438 depends on DRAM_SUN50I_H6
439 ---help---
440 This option is the DDR3 timing used by the boot0 on H6 TV boxes
441 which use a DDR3-1333 timing.
442
Icenowy Zheng67337e62017-06-03 17:10:20 +0800443config SUNXI_DRAM_DDR2_V3S
444 bool "DDR2 found in V3s chip"
445 select SUNXI_DRAM_DDR2
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800446 depends on MACH_SUN8I_V3S
Icenowy Zheng67337e62017-06-03 17:10:20 +0800447 ---help---
448 This option is only for the DDR2 memory chip which is co-packaged in
449 Allwinner V3s SoC.
450
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800451endchoice
452endif
453
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800454config DRAM_TYPE
455 int "sunxi dram type"
456 depends on MACH_SUN8I_A83T
457 default 3
458 ---help---
459 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200460
Hans de Goede37781a12014-11-15 19:46:39 +0100461config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100462 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800463 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800464 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100465 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800466 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
467 MACH_SUN8I_V3S
Andre Przywara52e31822017-01-02 11:48:37 +0000468 default 672 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800469 default 744 if MACH_SUN50I_H6
Jernej Skrabecf4317db2021-01-11 21:11:43 +0100470 default 720 if MACH_SUN50I_H616
Hans de Goede37781a12014-11-15 19:46:39 +0100471 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800472 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
473 must be a multiple of 24. For the sun9i (A80), the tested values
474 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100475
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200476if MACH_SUN5I || MACH_SUN7I
477config DRAM_MBUS_CLK
478 int "sunxi mbus clock speed"
479 default 300
480 ---help---
481 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
482
483endif
484
Hans de Goede37781a12014-11-15 19:46:39 +0100485config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100486 int "sunxi dram zq value"
Jernej Skrabecf4317db2021-01-11 21:11:43 +0100487 depends on !MACH_SUN50I_H616
Paul Kocialkowski9c2b0dd2019-03-14 11:36:14 +0100488 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski882b71e2019-03-14 11:36:15 +0100489 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede8ffc4872015-01-17 14:24:55 +0100490 default 127 if MACH_SUN7I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800491 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski882b71e2019-03-14 11:36:15 +0100492 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800493 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000494 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100495 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100496 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100497
Hans de Goede8975cdf2015-05-13 15:00:46 +0200498config DRAM_ODT_EN
499 bool "sunxi dram odt enable"
Hans de Goede8975cdf2015-05-13 15:00:46 +0200500 default y if MACH_SUN8I_A23
Paul Kocialkowski9d0f9e82019-03-14 11:36:16 +0100501 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800502 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000503 default y if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800504 default y if MACH_SUN50I_H6
Jernej Skrabecf4317db2021-01-11 21:11:43 +0100505 default y if MACH_SUN50I_H616
Hans de Goede8975cdf2015-05-13 15:00:46 +0200506 ---help---
507 Select this to enable dram odt (on die termination).
508
Hans de Goede8ffc4872015-01-17 14:24:55 +0100509if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
510config DRAM_EMR1
511 int "sunxi dram emr1 value"
512 default 0 if MACH_SUN4I
513 default 4 if MACH_SUN5I || MACH_SUN7I
514 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100515 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200516
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200517config DRAM_TPR3
518 hex "sunxi dram tpr3 value"
519 default 0
520 ---help---
521 Set the dram controller tpr3 parameter. This parameter configures
522 the delay on the command lane and also phase shifts, which are
523 applied for sampling incoming read data. The default value 0
524 means that no phase/delay adjustments are necessary. Properly
525 configuring this parameter increases reliability at high DRAM
526 clock speeds.
527
528config DRAM_DQS_GATING_DELAY
529 hex "sunxi dram dqs_gating_delay value"
530 default 0
531 ---help---
532 Set the dram controller dqs_gating_delay parmeter. Each byte
533 encodes the DQS gating delay for each byte lane. The delay
534 granularity is 1/4 cycle. For example, the value 0x05060606
535 means that the delay is 5 quarter-cycles for one lane (1.25
536 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
537 The default value 0 means autodetection. The results of hardware
538 autodetection are not very reliable and depend on the chip
539 temperature (sometimes producing different results on cold start
540 and warm reboot). But the accuracy of hardware autodetection
541 is usually good enough, unless running at really high DRAM
542 clocks speeds (up to 600MHz). If unsure, keep as 0.
543
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200544choice
545 prompt "sunxi dram timings"
546 default DRAM_TIMINGS_VENDOR_MAGIC
547 ---help---
548 Select the timings of the DDR3 chips.
549
550config DRAM_TIMINGS_VENDOR_MAGIC
551 bool "Magic vendor timings from Android"
552 ---help---
553 The same DRAM timings as in the Allwinner boot0 bootloader.
554
555config DRAM_TIMINGS_DDR3_1066F_1333H
556 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
557 ---help---
558 Use the timings of the standard JEDEC DDR3-1066F speed bin for
559 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
560 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
561 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
562 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
563 that down binning to DDR3-1066F is supported (because DDR3-1066F
564 uses a bit faster timings than DDR3-1333H).
565
566config DRAM_TIMINGS_DDR3_800E_1066G_1333J
567 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
568 ---help---
569 Use the timings of the slowest possible JEDEC speed bin for the
570 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
571 DDR3-800E, DDR3-1066G or DDR3-1333J.
572
573endchoice
574
Hans de Goede37781a12014-11-15 19:46:39 +0100575endif
576
Hans de Goede8975cdf2015-05-13 15:00:46 +0200577if MACH_SUN8I_A23
578config DRAM_ODT_CORRECTION
579 int "sunxi dram odt correction value"
580 default 0
581 ---help---
582 Set the dram odt correction value (range -255 - 255). In allwinner
583 fex files, this option is found in bits 8-15 of the u32 odt_en variable
584 in the [dram] section. When bit 31 of the odt_en variable is set
585 then the correction is negative. Usually the value for this is 0.
586endif
587
Iain Patone71b4222015-03-28 10:26:38 +0000588config SYS_CLK_FREQ
Icenowy Zhengcfe673c2022-01-29 10:23:07 -0500589 default 408000000 if MACH_SUNIV
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800590 default 1008000000 if MACH_SUN4I
591 default 1008000000 if MACH_SUN5I
592 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000593 default 912000000 if MACH_SUN7I
Icenowy Zheng3cfecee2017-10-31 07:36:28 +0800594 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800595 default 1008000000 if MACH_SUN8I
596 default 1008000000 if MACH_SUN9I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800597 default 888000000 if MACH_SUN50I_H6
Jernej Skrabec8ec293e2021-01-11 21:11:46 +0100598 default 1008000000 if MACH_SUN50I_H616
Iain Patone71b4222015-03-28 10:26:38 +0000599
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800600config SYS_CONFIG_NAME
Icenowy Zhengcfe673c2022-01-29 10:23:07 -0500601 default "suniv" if MACH_SUNIV
Ian Campbellc3be2792014-10-24 21:20:45 +0100602 default "sun4i" if MACH_SUN4I
603 default "sun5i" if MACH_SUN5I
604 default "sun6i" if MACH_SUN6I
605 default "sun7i" if MACH_SUN7I
606 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100607 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200608 default "sun50i" if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800609 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabec8ec293e2021-01-11 21:11:46 +0100610 default "sun50i" if MACH_SUN50I_H616
Hans de Goede6ae66f22014-08-01 09:28:24 +0200611
Masahiro Yamadadd840582014-07-30 14:08:14 +0900612config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900613 default "sunxi"
614
615config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900616 default "sunxi"
617
Andre Przywara1bf98bd2022-07-03 00:47:20 +0100618config SUNXI_MINIMUM_DRAM_MB
619 int "minimum DRAM size"
620 default 32 if MACH_SUNIV
621 default 64 if MACH_SUN8I_V3S
622 default 256
623 ---help---
624 Minimum DRAM size expected on the board. Traditionally we assumed
625 256 MB, so that U-Boot would load at 160MB. With co-packaged DRAM
626 we have smaller sizes, though, so that U-Boot's own load address and
627 the default payload addresses must be shifted down.
628 This is expected to be fixed by the SoC selection.
629
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200630config UART0_PORT_F
631 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200632 ---help---
633 Repurpose the SD card slot for getting access to the UART0 serial
634 console. Primarily useful only for low level u-boot debugging on
635 tablets, where normal UART0 is difficult to access and requires
636 device disassembly and/or soldering. As the SD card can't be used
637 at the same time, the system can be only booted in the FEL mode.
638 Only enable this if you really know what you are doing.
639
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200640config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900641 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200642 ---help---
643 Set this to enable various workarounds for old kernels, this results in
644 sub-optimal settings for newer kernels, only enable if needed.
645
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200646config MACPWR
647 string "MAC power pin"
648 default ""
649 help
650 Set the pin used to power the MAC. This takes a string in the format
651 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
652
Hans de Goedecd821132014-10-02 20:29:26 +0200653config MMC0_CD_PIN
654 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000655 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200656 default ""
657 ---help---
658 Set the card detect pin for mmc0, leave empty to not use cd. This
659 takes a string in the format understood by sunxi_name_to_gpio, e.g.
660 PH1 for pin 1 of port H.
661
662config MMC1_CD_PIN
663 string "Card detect pin for mmc1"
664 default ""
665 ---help---
666 See MMC0_CD_PIN help text.
667
668config MMC2_CD_PIN
669 string "Card detect pin for mmc2"
670 default ""
671 ---help---
672 See MMC0_CD_PIN help text.
673
674config MMC3_CD_PIN
675 string "Card detect pin for mmc3"
676 default ""
677 ---help---
678 See MMC0_CD_PIN help text.
679
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500680config MMC1_PINS_PH
681 bool "Pins for mmc1 are on Port H"
682 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100683 ---help---
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500684 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100685
Hans de Goede2ccfac02014-10-02 20:43:50 +0200686config MMC_SUNXI_SLOT_EXTRA
687 int "mmc extra slot number"
688 default -1
689 ---help---
690 sunxi builds always enable mmc0, some boards also have a second sdcard
691 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
692 support for this.
693
Hans de Goede4458b7a2015-01-07 15:26:06 +0100694config USB0_VBUS_PIN
695 string "Vbus enable pin for usb0 (otg)"
696 default ""
697 ---help---
698 Set the Vbus enable pin for usb0 (otg). This takes a string in the
699 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
700
Hans de Goede52defe82015-02-16 22:13:43 +0100701config USB0_VBUS_DET
702 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100703 default ""
704 ---help---
705 Set the Vbus detect pin for usb0 (otg). This takes a string in the
706 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
707
Hans de Goede48c06c92015-06-14 17:29:53 +0200708config USB0_ID_DET
709 string "ID detect pin for usb0 (otg)"
710 default ""
711 ---help---
712 Set the ID detect pin for usb0 (otg). This takes a string in the
713 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
714
Hans de Goede115200c2014-11-07 16:09:00 +0100715config USB1_VBUS_PIN
716 string "Vbus enable pin for usb1 (ehci0)"
717 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100718 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100719 ---help---
720 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
721 a string in the format understood by sunxi_name_to_gpio, e.g.
722 PH1 for pin 1 of port H.
723
724config USB2_VBUS_PIN
725 string "Vbus enable pin for usb2 (ehci1)"
726 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100727 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100728 ---help---
729 See USB1_VBUS_PIN help text.
730
Hans de Goede60fa6302016-03-18 08:42:01 +0100731config USB3_VBUS_PIN
732 string "Vbus enable pin for usb3 (ehci2)"
733 default ""
734 ---help---
735 See USB1_VBUS_PIN help text.
736
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200737config I2C0_ENABLE
738 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800739 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200740 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200741 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200742 ---help---
743 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
744 its clock and setting up the bus. This is especially useful on devices
745 with slaves connected to the bus or with pins exposed through e.g. an
746 expansion port/header.
747
748config I2C1_ENABLE
749 bool "Enable I2C/TWI controller 1"
Hans de Goede0878a8a2016-05-15 13:51:58 +0200750 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200751 ---help---
752 See I2C0_ENABLE help text.
753
Jernej Skrabec57e76232021-01-11 21:11:38 +0100754if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa9d082682016-01-14 14:06:26 +0100755config R_I2C_ENABLE
756 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100757 # This is used for the pmic on H3
758 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200759 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100760 ---help---
761 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100762endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100763
Hans de Goede2fcf0332015-04-25 17:25:14 +0200764config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900765 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland4ab39e72021-10-08 00:17:19 -0500766 depends on AXP_PMIC_BUS
Hans de Goede2fcf0332015-04-25 17:25:14 +0200767 ---help---
768 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
769
Chris Morgan52bcc4f2022-01-21 13:37:32 +0000770config AXP_DISABLE_BOOT_ON_POWERON
771 bool "Disable device boot on power plug-in"
772 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
773 default n
774 ---help---
775 Say Y here to prevent the device from booting up because of a plug-in
776 event. When set, the device will boot into the SPL briefly to
777 determine why it was powered on, and if it was determined because of
778 a plug-in event instead of a button press event it will shut back off.
779
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800780config VIDEO_SUNXI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900781 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800782 depends on !MACH_SUN8I_A83T
783 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800784 depends on !MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800785 depends on !MACH_SUN8I_V3S
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800786 depends on !MACH_SUN9I
787 depends on !MACH_SUN50I
Jernej Skrabec44726092021-01-11 21:11:34 +0100788 depends on !SUN50I_GEN_H6
Jagan Teki5d235322021-02-22 00:12:34 +0000789 select DM_VIDEO
790 select DISPLAY
Icenowy Zhengf6bdddc2017-10-26 11:14:46 +0800791 imply VIDEO_DT_SIMPLEFB
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200792 default y
793 ---help---
Jagan Teki5d235322021-02-22 00:12:34 +0000794 Say Y here to add support for using a graphical console on the HDMI,
795 LCD or VGA output found on older sunxi devices. This will also provide
796 a simple_framebuffer device for Linux.
Hans de Goede2dae8002014-12-21 16:28:32 +0100797
Hans de Goede2fbf0912014-12-23 23:04:35 +0100798config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900799 bool "HDMI output support"
Icenowy Zhengcfe673c2022-01-29 10:23:07 -0500800 depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV
Hans de Goede2fbf0912014-12-23 23:04:35 +0100801 default y
802 ---help---
803 Say Y here to add support for outputting video over HDMI.
804
Hans de Goeded9786d22014-12-25 13:58:06 +0100805config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900806 bool "VGA output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800807 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goeded9786d22014-12-25 13:58:06 +0100808 ---help---
809 Say Y here to add support for outputting video over VGA.
810
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100811config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900812 bool "VGA via LCD controller support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800813 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100814 ---help---
815 Say Y here to add support for external DACs connected to the parallel
816 LCD interface driving a VGA connector, such as found on the
817 Olimex A13 boards.
818
Hans de Goedefb75d972015-01-25 15:33:07 +0100819config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900820 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100821 depends on VIDEO_VGA_VIA_LCD
Hans de Goedefb75d972015-01-25 15:33:07 +0100822 ---help---
823 Say Y here if you've a board which uses opendrain drivers for the vga
824 hsync and vsync signals. Opendrain drivers cannot generate steep enough
825 positive edges for a stable video output, so on boards with opendrain
826 drivers the sync signals must always be active high.
827
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800828config VIDEO_VGA_EXTERNAL_DAC_EN
829 string "LCD panel power enable pin"
830 depends on VIDEO_VGA_VIA_LCD
831 default ""
832 ---help---
833 Set the enable pin for the external VGA DAC. This takes a string in the
834 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
835
Hans de Goede39920c82015-08-03 19:20:26 +0200836config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900837 bool "Composite video output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800838 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goede39920c82015-08-03 19:20:26 +0200839 ---help---
840 Say Y here to add support for outputting composite video.
841
Hans de Goede2dae8002014-12-21 16:28:32 +0100842config VIDEO_LCD_MODE
843 string "LCD panel timing details"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800844 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100845 default ""
846 ---help---
847 LCD panel timing details string, leave empty if there is no LCD panel.
848 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
849 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200850 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100851
Hans de Goede65150322015-01-13 13:21:46 +0100852config VIDEO_LCD_DCLK_PHASE
853 int "LCD panel display clock phase"
Vasily Khoruzhick1d7eef32017-10-26 21:51:52 -0700854 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede65150322015-01-13 13:21:46 +0100855 default 1
Michal Suchaneke038c7a2022-07-03 20:49:24 +0200856 range 0 3
Hans de Goede65150322015-01-13 13:21:46 +0100857 ---help---
Michal Suchaneke038c7a2022-07-03 20:49:24 +0200858 Select LCD panel display clock phase shift
Hans de Goede65150322015-01-13 13:21:46 +0100859
Hans de Goede2dae8002014-12-21 16:28:32 +0100860config VIDEO_LCD_POWER
861 string "LCD panel power enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800862 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100863 default ""
864 ---help---
865 Set the power enable pin for the LCD panel. This takes a string in the
866 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
867
Hans de Goede242e3d82015-02-16 17:26:41 +0100868config VIDEO_LCD_RESET
869 string "LCD panel reset pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800870 depends on VIDEO_SUNXI
Hans de Goede242e3d82015-02-16 17:26:41 +0100871 default ""
872 ---help---
873 Set the reset pin for the LCD panel. This takes a string in the format
874 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
875
Hans de Goede2dae8002014-12-21 16:28:32 +0100876config VIDEO_LCD_BL_EN
877 string "LCD panel backlight enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800878 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100879 default ""
880 ---help---
881 Set the backlight enable pin for the LCD panel. This takes a string in the
882 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
883 port H.
884
885config VIDEO_LCD_BL_PWM
886 string "LCD panel backlight pwm pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800887 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100888 default ""
889 ---help---
890 Set the backlight pwm pin for the LCD panel. This takes a string in the
891 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200892
Hans de Goedea7403ae2015-01-22 21:02:42 +0100893config VIDEO_LCD_BL_PWM_ACTIVE_LOW
894 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800895 depends on VIDEO_SUNXI
Hans de Goedea7403ae2015-01-22 21:02:42 +0100896 default y
897 ---help---
898 Set this if the backlight pwm output is active low.
899
Hans de Goede55410082015-02-16 17:23:25 +0100900config VIDEO_LCD_PANEL_I2C
901 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800902 depends on VIDEO_SUNXI
Samuel Holland24214972021-10-08 00:17:24 -0500903 select DM_I2C_GPIO
Hans de Goede55410082015-02-16 17:23:25 +0100904 ---help---
905 Say y here if the LCD panel needs to be configured via i2c. This
906 will add a bitbang i2c controller using gpios to talk to the LCD.
907
Samuel Holland24214972021-10-08 00:17:24 -0500908config VIDEO_LCD_PANEL_I2C_NAME
909 string "LCD panel i2c interface node name"
Hans de Goede55410082015-02-16 17:23:25 +0100910 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland70f24fa2022-04-27 15:31:24 -0500911 default "i2c"
Hans de Goede55410082015-02-16 17:23:25 +0100912 ---help---
Samuel Holland24214972021-10-08 00:17:24 -0500913 Set the device tree node name for the LCD i2c interface.
Hans de Goede213480e2015-01-01 22:04:34 +0100914
915# Note only one of these may be selected at a time! But hidden choices are
916# not supported by Kconfig
917config VIDEO_LCD_IF_PARALLEL
918 bool
919
920config VIDEO_LCD_IF_LVDS
921 bool
922
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200923config SUNXI_DE2
924 bool
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200925
Jernej Skrabec56009452017-03-27 19:22:32 +0200926config VIDEO_DE2
927 bool "Display Engine 2 video driver"
928 depends on SUNXI_DE2
929 select DM_VIDEO
930 select DISPLAY
Jernej Skrabec599177e2021-03-06 20:54:19 +0100931 select VIDEO_DW_HDMI
Icenowy Zhengbe5b96f2017-10-26 11:14:47 +0800932 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec56009452017-03-27 19:22:32 +0200933 default y
934 ---help---
935 Say y here if you want to build DE2 video driver which is present on
936 newer SoCs. Currently only HDMI output is supported.
937
Hans de Goede213480e2015-01-01 22:04:34 +0100938
939choice
940 prompt "LCD panel support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800941 depends on VIDEO_SUNXI
Hans de Goede213480e2015-01-01 22:04:34 +0100942 ---help---
943 Select which type of LCD panel to support.
944
945config VIDEO_LCD_PANEL_PARALLEL
946 bool "Generic parallel interface LCD panel"
947 select VIDEO_LCD_IF_PARALLEL
948
949config VIDEO_LCD_PANEL_LVDS
950 bool "Generic lvds interface LCD panel"
951 select VIDEO_LCD_IF_LVDS
952
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200953config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
954 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
955 select VIDEO_LCD_SSD2828
956 select VIDEO_LCD_IF_PARALLEL
957 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200958 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
959
960config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
961 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
962 select VIDEO_LCD_ANX9804
963 select VIDEO_LCD_IF_PARALLEL
964 select VIDEO_LCD_PANEL_I2C
965 ---help---
966 Select this for eDP LCD panels with 4 lanes running at 1.62G,
967 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200968
Hans de Goede27515b22015-01-20 09:23:36 +0100969config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
970 bool "Hitachi tx18d42vm LCD panel"
971 select VIDEO_LCD_HITACHI_TX18D42VM
972 select VIDEO_LCD_IF_LVDS
973 ---help---
974 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
975
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100976config VIDEO_LCD_TL059WV5C0
977 bool "tl059wv5c0 LCD panel"
978 select VIDEO_LCD_PANEL_I2C
979 select VIDEO_LCD_IF_PARALLEL
980 ---help---
981 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
982 Aigo M60/M608/M606 tablets.
983
Hans de Goede213480e2015-01-01 22:04:34 +0100984endchoice
985
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200986config SATAPWR
987 string "SATA power pin"
988 default ""
989 help
990 Set the pins used to power the SATA. This takes a string in the
991 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
992 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100993
Hans de Goedec13f60d2015-01-25 12:10:48 +0100994config GMAC_TX_DELAY
995 int "GMAC Transmit Clock Delay Chain"
996 default 0
997 ---help---
998 Set the GMAC Transmit Clock Delay Chain value.
999
Hans de Goedeff42d102015-09-13 13:02:48 +02001000config SPL_STACK_R_ADDR
Icenowy Zhengcfe673c2022-01-29 10:23:07 -05001001 default 0x81e00000 if MACH_SUNIV
Chen-Yu Tsai301791c2017-03-02 16:03:06 +08001002 default 0x4fe00000 if MACH_SUN4I
1003 default 0x4fe00000 if MACH_SUN5I
1004 default 0x4fe00000 if MACH_SUN6I
1005 default 0x4fe00000 if MACH_SUN7I
1006 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +02001007 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +08001008 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabec44726092021-01-11 21:11:34 +01001009 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goedeff42d102015-09-13 13:02:48 +02001010
Jagan Tekic2a7a7e2018-02-06 22:42:56 +05301011config SPL_SPI_SUNXI
1012 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywarae50ee3a2020-12-13 20:19:43 +00001013 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || SUN50I_GEN_H6 || MACH_SUNIV
Jagan Tekic2a7a7e2018-02-06 22:42:56 +05301014 help
1015 Enable support for SPI Flash. This option allows SPL to read from
1016 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1017 not need any extra configuration.
1018
Icenowy Zhengc6c2c852018-10-25 17:23:02 +08001019config PINE64_DT_SELECTION
1020 bool "Enable Pine64 device tree selection code"
1021 depends on MACH_SUN50I
1022 help
1023 The original Pine A64 and Pine A64+ are similar but different
1024 boards and can be differed by the DRAM size. Pine A64 has
1025 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1026 option, the device tree selection code specific to Pine64 which
1027 utilizes the DRAM size will be enabled.
1028
Samuel Holland8a8b73b2020-10-24 10:21:52 -05001029config PINEPHONE_DT_SELECTION
1030 bool "Enable PinePhone device tree selection code"
1031 depends on MACH_SUN50I
1032 help
1033 Enable this option to automatically select the device tree for the
1034 correct PinePhone hardware revision during boot.
1035
Andre Heider9267ff82021-10-01 19:29:00 +01001036config BLUETOOTH_DT_DEVICE_FIXUP
1037 string "Fixup the Bluetooth controller address"
1038 default ""
1039 help
1040 This option specifies the DT compatible name of the Bluetooth
1041 controller for which to set the "local-bd-address" property.
1042 Set this option if your device ships with the Bluetooth controller
1043 default address.
1044 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1045 flipped elsewise.
1046
Samuel Hollanda0ca51f2022-03-18 00:00:45 -05001047source "board/sunxi/Kconfig"
1048
Masahiro Yamadadd840582014-07-30 14:08:14 +09001049endif
Kory Maincent6c2c7e92021-05-04 19:31:27 +02001050
1051config CHIP_DIP_SCAN
1052 bool "Enable DIPs detection for CHIP board"
1053 select SUPPORT_EXTENSION_SCAN
1054 select W1
1055 select W1_GPIO
1056 select W1_EEPROM
1057 select W1_EEPROM_DS24XXX
1058 select CMD_EXTENSION