blob: 560dc9b25d18e37e268aefde90aaf48e71f901e0 [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsichb5299932017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Tekidd928bf2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Tekifdfa9342018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Tekiaf303932018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekic335e992018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki0354f4b2018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki7d0b1652018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zhengda261652018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jagan Teki71d9edf2018-01-11 13:21:58 +053051config SUN6I_P2WI
52 bool "Allwinner sun6i internal P2WI controller"
53 help
54 If you say yes to this option, support will be included for the
55 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56 SOCs.
57 The P2WI looks like an SMBus controller (which supports only byte
58 accesses), except that it only supports one slave device.
59 This interface is used to connect to specific PMIC devices (like the
60 AXP221).
61
Jagan Teki2aa697a2018-01-11 13:21:15 +053062config SUN6I_PRCM
63 bool
64 help
65 Support for the PRCM (Power/Reset/Clock Management) unit available
66 in A31 SoC.
67
Jagan Teki735fb252018-02-14 22:28:30 +053068config AXP_PMIC_BUS
69 bool "Sunxi AXP PMIC bus access helpers"
70 help
71 Select this PMIC bus access helpers for Sunxi platform PRCM or other
72 AXP family PMIC devices.
73
Jagan Teki6f6f8832018-01-11 13:23:52 +053074config SUN8I_RSB
75 bool "Allwinner sunXi Reduced Serial Bus Driver"
76 help
77 Say y here to enable support for Allwinner's Reduced Serial Bus
78 (RSB) support. This controller is responsible for communicating
79 with various RSB based devices, such as AXP223, AXP8XX PMICs,
80 and AC100/AC200 ICs.
81
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080082config SUNXI_SRAM_ADDRESS
83 hex
84 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Icenowy Zheng6f796a92018-07-21 16:20:31 +080085 default 0x20000 if MACH_SUN50I_H6
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080086 default 0x0
Andre Przywarabc613d82017-02-16 01:20:23 +000087 ---help---
88 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
89 with the first SRAM region being located at address 0.
90 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080091 SRAM to a different address.
Andre Przywarabc613d82017-02-16 01:20:23 +000092
Andre Przywarabe0d2172018-06-27 01:42:53 +010093config SUNXI_A64_TIMER_ERRATUM
94 bool
95
Hans de Goede44d8ae52015-04-06 20:33:34 +020096# Note only one of these may be selected at a time! But hidden choices are
97# not supported by Kconfig
98config SUNXI_GEN_SUN4I
99 bool
100 ---help---
101 Select this for sunxi SoCs which have resets and clocks set up
102 as the original A10 (mach-sun4i).
103
104config SUNXI_GEN_SUN6I
105 bool
106 ---help---
107 Select this for sunxi SoCs which have sun6i like periphery, like
108 separate ahb reset control registers, custom pmic bus, new style
109 watchdog, etc.
110
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800111config SUNXI_DRAM_DW
112 bool
113 ---help---
114 Select this for sunxi SoCs which uses a DRAM controller like the
115 DesignWare controller used in H3, mainly SoCs after H3, which do
116 not have official open-source DRAM initialization code, but can
117 use modified H3 DRAM initialization code.
Hans de Goede44d8ae52015-04-06 20:33:34 +0200118
Icenowy Zheng87098d72017-06-03 17:10:16 +0800119if SUNXI_DRAM_DW
120config SUNXI_DRAM_DW_16BIT
121 bool
122 ---help---
123 Select this for sunxi SoCs with DesignWare DRAM controller and
124 have only 16-bit memory buswidth.
125
126config SUNXI_DRAM_DW_32BIT
127 bool
128 ---help---
129 Select this for sunxi SoCs with DesignWare DRAM controller with
130 32-bit memory buswidth.
131endif
132
Andre Przywara7b82a222017-02-16 01:20:27 +0000133config MACH_SUNXI_H3_H5
134 bool
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200135 select DM_I2C
Jagan Tekidd322812018-05-07 13:03:38 +0530136 select PHY_SUN4I_USB
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200137 select SUNXI_DE2
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800138 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800139 select SUNXI_DRAM_DW_32BIT
Andre Przywara7b82a222017-02-16 01:20:27 +0000140 select SUNXI_GEN_SUN6I
141 select SUPPORT_SPL
142
Icenowy Zhengf8aa3f82018-10-25 17:23:06 +0800143# TODO: try out A80's 8GiB DRAM space
144config SUNXI_DRAM_MAX_SIZE
145 hex
146 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
147 default 0x80000000
148
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100149choice
150 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +0200151 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100152
Ian Campbellc3be2792014-10-24 21:20:45 +0100153config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100154 bool "sun4i (Allwinner A10)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530155 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000156 select ARM_CORTEX_CPU_IS_UP
Adam Sampsondf63fcc2018-06-30 01:02:29 +0100157 select DM_MMC if MMC
158 select DM_SCSI if SCSI
Jagan Tekidd322812018-05-07 13:03:38 +0530159 select PHY_SUN4I_USB
Jagan Tekidd928bf2018-01-10 16:03:34 +0530160 select DRAM_SUN4I
Hans de Goede44d8ae52015-04-06 20:33:34 +0200161 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100162 select SUPPORT_SPL
163
Ian Campbellc3be2792014-10-24 21:20:45 +0100164config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100165 bool "sun5i (Allwinner A13)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530166 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000167 select ARM_CORTEX_CPU_IS_UP
Jagan Tekidd928bf2018-01-10 16:03:34 +0530168 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530169 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200170 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100171 select SUPPORT_SPL
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500172 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100173
Ian Campbellc3be2792014-10-24 21:20:45 +0100174config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100175 bool "sun6i (Allwinner A31)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530176 select CPU_V7A
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800177 select CPU_V7_HAS_NONSEC
178 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900179 select ARCH_SUPPORT_PSCI
Jagan Tekifdfa9342018-03-17 00:16:36 +0530180 select DRAM_SUN6I
Jagan Tekidd322812018-05-07 13:03:38 +0530181 select PHY_SUN4I_USB
Jagan Teki71d9edf2018-01-11 13:21:58 +0530182 select SUN6I_P2WI
Jagan Teki2aa697a2018-01-11 13:21:15 +0530183 select SUN6I_PRCM
Hans de Goede44d8ae52015-04-06 20:33:34 +0200184 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +0200185 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800186 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100187
Ian Campbellc3be2792014-10-24 21:20:45 +0100188config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100189 bool "sun7i (Allwinner A20)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530190 select CPU_V7A
Hans de Goedeea624e12014-11-14 09:34:30 +0100191 select CPU_V7_HAS_NONSEC
192 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900193 select ARCH_SUPPORT_PSCI
Jagan Tekidd928bf2018-01-10 16:03:34 +0530194 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530195 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200196 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100197 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200198 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100199
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200200config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100201 bool "sun8i (Allwinner A23)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530202 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800203 select CPU_V7_HAS_NONSEC
204 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900205 select ARCH_SUPPORT_PSCI
Jagan Tekiaf303932018-01-10 16:15:14 +0530206 select DRAM_SUN8I_A23
Jagan Tekidd322812018-05-07 13:03:38 +0530207 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200208 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100209 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800210 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500211 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100212
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530213config MACH_SUN8I_A33
214 bool "sun8i (Allwinner A33)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530215 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800216 select CPU_V7_HAS_NONSEC
217 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900218 select ARCH_SUPPORT_PSCI
Jagan Tekic335e992018-01-10 16:17:39 +0530219 select DRAM_SUN8I_A33
Jagan Tekidd322812018-05-07 13:03:38 +0530220 select PHY_SUN4I_USB
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530221 select SUNXI_GEN_SUN6I
222 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800223 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500224 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530225
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800226config MACH_SUN8I_A83T
227 bool "sun8i (Allwinner A83T)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530228 select CPU_V7A
Jagan Teki0354f4b2018-01-10 16:20:26 +0530229 select DRAM_SUN8I_A83T
Jagan Tekidd322812018-05-07 13:03:38 +0530230 select PHY_SUN4I_USB
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800231 select SUNXI_GEN_SUN6I
Maxime Ripard343ff162017-08-23 12:03:42 +0200232 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800233 select SUPPORT_SPL
234
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100235config MACH_SUN8I_H3
236 bool "sun8i (Allwinner H3)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530237 select CPU_V7A
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800238 select CPU_V7_HAS_NONSEC
239 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900240 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000241 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800242 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100243
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800244config MACH_SUN8I_R40
245 bool "sun8i (Allwinner R40)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530246 select CPU_V7A
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800247 select CPU_V7_HAS_NONSEC
248 select CPU_V7_HAS_VIRT
249 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800250 select SUNXI_GEN_SUN6I
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800251 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800252 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800253 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800254
Icenowy Zhengc1994892017-04-08 15:30:12 +0800255config MACH_SUN8I_V3S
256 bool "sun8i (Allwinner V3s)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530257 select CPU_V7A
Icenowy Zhengc1994892017-04-08 15:30:12 +0800258 select CPU_V7_HAS_NONSEC
259 select CPU_V7_HAS_VIRT
260 select ARCH_SUPPORT_PSCI
261 select SUNXI_GEN_SUN6I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800262 select SUNXI_DRAM_DW
263 select SUNXI_DRAM_DW_16BIT
264 select SUPPORT_SPL
Icenowy Zhengc1994892017-04-08 15:30:12 +0800265 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
266
Hans de Goede1871a8c2015-01-13 19:25:06 +0100267config MACH_SUN9I
268 bool "sun9i (Allwinner A80)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530269 select CPU_V7A
Jagan Teki7d0b1652018-03-17 00:18:01 +0530270 select DRAM_SUN9I
Jagan Teki63928fa2018-01-11 13:23:02 +0530271 select SUN6I_PRCM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100272 select SUNXI_GEN_SUN6I
Jagan Teki6f6f8832018-01-11 13:23:52 +0530273 select SUN8I_RSB
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800274 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100275
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800276config MACH_SUN50I
277 bool "sun50i (Allwinner A64)"
278 select ARM64
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200279 select DM_I2C
Jagan Tekidd322812018-05-07 13:03:38 +0530280 select PHY_SUN4I_USB
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800281 select SUN6I_PRCM
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200282 select SUNXI_DE2
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800283 select SUNXI_GEN_SUN6I
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000284 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800285 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800286 select SUNXI_DRAM_DW_32BIT
Andre Przywarad29adf82017-04-26 01:32:48 +0100287 select FIT
288 select SPL_LOAD_FIT
Andre Przywarabe0d2172018-06-27 01:42:53 +0100289 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800290
Andre Przywara997bde62017-02-16 01:20:28 +0000291config MACH_SUN50I_H5
292 bool "sun50i (Allwinner H5)"
293 select ARM64
294 select MACH_SUNXI_H3_H5
Andre Przywarad29adf82017-04-26 01:32:48 +0100295 select FIT
296 select SPL_LOAD_FIT
Andre Przywara997bde62017-02-16 01:20:28 +0000297
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800298config MACH_SUN50I_H6
299 bool "sun50i (Allwinner H6)"
300 select ARM64
301 select SUPPORT_SPL
302 select FIT
303 select SPL_LOAD_FIT
304 select DRAM_SUN50I_H6
305
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100306endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800307
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200308# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
309config MACH_SUN8I
310 bool
Jagan Teki6f6f8832018-01-11 13:23:52 +0530311 select SUN8I_RSB
Jagan Teki63928fa2018-01-11 13:23:02 +0530312 select SUN6I_PRCM
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800313 default y if MACH_SUN8I_A23
314 default y if MACH_SUN8I_A33
315 default y if MACH_SUN8I_A83T
316 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800317 default y if MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800318 default y if MACH_SUN8I_V3S
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200319
Andre Przywarab5402d12017-01-02 11:48:35 +0000320config RESERVE_ALLWINNER_BOOT0_HEADER
321 bool "reserve space for Allwinner boot0 header"
322 select ENABLE_ARM_SOC_BOOT0_HOOK
323 ---help---
324 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
325 filled with magic values post build. The Allwinner provided boot0
326 blob relies on this information to load and execute U-Boot.
327 Only needed on 64-bit Allwinner boards so far when using boot0.
328
Andre Przywara83843c92017-01-02 11:48:36 +0000329config ARM_BOOT_HOOK_RMR
330 bool
331 depends on ARM64
332 default y
333 select ENABLE_ARM_SOC_BOOT0_HOOK
334 ---help---
335 Insert some ARM32 code at the very beginning of the U-Boot binary
336 which uses an RMR register write to bring the core into AArch64 mode.
337 The very first instruction acts as a switch, since it's carefully
338 chosen to be a NOP in one mode and a branch in the other, so the
339 code would only be executed if not already in AArch64.
340 This allows both the SPL and the U-Boot proper to be entered in
341 either mode and switch to AArch64 if needed.
342
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800343if SUNXI_DRAM_DW
344config SUNXI_DRAM_DDR3
345 bool
346
Icenowy Zheng67337e62017-06-03 17:10:20 +0800347config SUNXI_DRAM_DDR2
348 bool
349
Icenowy Zheng72cc9872017-06-03 17:10:23 +0800350config SUNXI_DRAM_LPDDR3
351 bool
352
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800353choice
354 prompt "DRAM Type and Timing"
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800355 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
356 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800357
358config SUNXI_DRAM_DDR3_1333
359 bool "DDR3 1333"
360 select SUNXI_DRAM_DDR3
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800361 depends on !MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800362 ---help---
363 This option is the original only supported memory type, which suits
364 many H3/H5/A64 boards available now.
365
Icenowy Zhengec4670a2017-06-03 17:10:24 +0800366config SUNXI_DRAM_LPDDR3_STOCK
367 bool "LPDDR3 with Allwinner stock configuration"
368 select SUNXI_DRAM_LPDDR3
369 ---help---
370 This option is the LPDDR3 timing used by the stock boot0 by
371 Allwinner.
372
Icenowy Zheng67337e62017-06-03 17:10:20 +0800373config SUNXI_DRAM_DDR2_V3S
374 bool "DDR2 found in V3s chip"
375 select SUNXI_DRAM_DDR2
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800376 depends on MACH_SUN8I_V3S
Icenowy Zheng67337e62017-06-03 17:10:20 +0800377 ---help---
378 This option is only for the DDR2 memory chip which is co-packaged in
379 Allwinner V3s SoC.
380
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800381endchoice
382endif
383
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800384config DRAM_TYPE
385 int "sunxi dram type"
386 depends on MACH_SUN8I_A83T
387 default 3
388 ---help---
389 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200390
Hans de Goede37781a12014-11-15 19:46:39 +0100391config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100392 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800393 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800394 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100395 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800396 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
397 MACH_SUN8I_V3S
Andre Przywara52e31822017-01-02 11:48:37 +0000398 default 672 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800399 default 744 if MACH_SUN50I_H6
Hans de Goede37781a12014-11-15 19:46:39 +0100400 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800401 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
402 must be a multiple of 24. For the sun9i (A80), the tested values
403 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100404
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200405if MACH_SUN5I || MACH_SUN7I
406config DRAM_MBUS_CLK
407 int "sunxi mbus clock speed"
408 default 300
409 ---help---
410 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
411
412endif
413
Hans de Goede37781a12014-11-15 19:46:39 +0100414config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100415 int "sunxi dram zq value"
416 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
417 default 127 if MACH_SUN7I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800418 default 14779 if MACH_SUN8I_V3S
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800419 default 3881979 if MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800420 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000421 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100422 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100423 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100424
Hans de Goede8975cdf2015-05-13 15:00:46 +0200425config DRAM_ODT_EN
426 bool "sunxi dram odt enable"
Hans de Goede8975cdf2015-05-13 15:00:46 +0200427 default y if MACH_SUN8I_A23
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800428 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000429 default y if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800430 default y if MACH_SUN50I_H6
Hans de Goede8975cdf2015-05-13 15:00:46 +0200431 ---help---
432 Select this to enable dram odt (on die termination).
433
Hans de Goede8ffc4872015-01-17 14:24:55 +0100434if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
435config DRAM_EMR1
436 int "sunxi dram emr1 value"
437 default 0 if MACH_SUN4I
438 default 4 if MACH_SUN5I || MACH_SUN7I
439 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100440 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200441
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200442config DRAM_TPR3
443 hex "sunxi dram tpr3 value"
444 default 0
445 ---help---
446 Set the dram controller tpr3 parameter. This parameter configures
447 the delay on the command lane and also phase shifts, which are
448 applied for sampling incoming read data. The default value 0
449 means that no phase/delay adjustments are necessary. Properly
450 configuring this parameter increases reliability at high DRAM
451 clock speeds.
452
453config DRAM_DQS_GATING_DELAY
454 hex "sunxi dram dqs_gating_delay value"
455 default 0
456 ---help---
457 Set the dram controller dqs_gating_delay parmeter. Each byte
458 encodes the DQS gating delay for each byte lane. The delay
459 granularity is 1/4 cycle. For example, the value 0x05060606
460 means that the delay is 5 quarter-cycles for one lane (1.25
461 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
462 The default value 0 means autodetection. The results of hardware
463 autodetection are not very reliable and depend on the chip
464 temperature (sometimes producing different results on cold start
465 and warm reboot). But the accuracy of hardware autodetection
466 is usually good enough, unless running at really high DRAM
467 clocks speeds (up to 600MHz). If unsure, keep as 0.
468
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200469choice
470 prompt "sunxi dram timings"
471 default DRAM_TIMINGS_VENDOR_MAGIC
472 ---help---
473 Select the timings of the DDR3 chips.
474
475config DRAM_TIMINGS_VENDOR_MAGIC
476 bool "Magic vendor timings from Android"
477 ---help---
478 The same DRAM timings as in the Allwinner boot0 bootloader.
479
480config DRAM_TIMINGS_DDR3_1066F_1333H
481 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
482 ---help---
483 Use the timings of the standard JEDEC DDR3-1066F speed bin for
484 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
485 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
486 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
487 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
488 that down binning to DDR3-1066F is supported (because DDR3-1066F
489 uses a bit faster timings than DDR3-1333H).
490
491config DRAM_TIMINGS_DDR3_800E_1066G_1333J
492 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
493 ---help---
494 Use the timings of the slowest possible JEDEC speed bin for the
495 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
496 DDR3-800E, DDR3-1066G or DDR3-1333J.
497
498endchoice
499
Hans de Goede37781a12014-11-15 19:46:39 +0100500endif
501
Hans de Goede8975cdf2015-05-13 15:00:46 +0200502if MACH_SUN8I_A23
503config DRAM_ODT_CORRECTION
504 int "sunxi dram odt correction value"
505 default 0
506 ---help---
507 Set the dram odt correction value (range -255 - 255). In allwinner
508 fex files, this option is found in bits 8-15 of the u32 odt_en variable
509 in the [dram] section. When bit 31 of the odt_en variable is set
510 then the correction is negative. Usually the value for this is 0.
511endif
512
Iain Patone71b4222015-03-28 10:26:38 +0000513config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800514 default 1008000000 if MACH_SUN4I
515 default 1008000000 if MACH_SUN5I
516 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000517 default 912000000 if MACH_SUN7I
Icenowy Zheng3cfecee2017-10-31 07:36:28 +0800518 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800519 default 1008000000 if MACH_SUN8I
520 default 1008000000 if MACH_SUN9I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800521 default 888000000 if MACH_SUN50I_H6
Iain Patone71b4222015-03-28 10:26:38 +0000522
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800523config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100524 default "sun4i" if MACH_SUN4I
525 default "sun5i" if MACH_SUN5I
526 default "sun6i" if MACH_SUN6I
527 default "sun7i" if MACH_SUN7I
528 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100529 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200530 default "sun50i" if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800531 default "sun50i" if MACH_SUN50I_H6
Hans de Goede6ae66f22014-08-01 09:28:24 +0200532
Masahiro Yamadadd840582014-07-30 14:08:14 +0900533config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900534 default "sunxi"
535
536config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900537 default "sunxi"
538
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200539config UART0_PORT_F
540 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200541 default n
542 ---help---
543 Repurpose the SD card slot for getting access to the UART0 serial
544 console. Primarily useful only for low level u-boot debugging on
545 tablets, where normal UART0 is difficult to access and requires
546 device disassembly and/or soldering. As the SD card can't be used
547 at the same time, the system can be only booted in the FEL mode.
548 Only enable this if you really know what you are doing.
549
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200550config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900551 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200552 default n
553 ---help---
554 Set this to enable various workarounds for old kernels, this results in
555 sub-optimal settings for newer kernels, only enable if needed.
556
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200557config MACPWR
558 string "MAC power pin"
559 default ""
560 help
561 Set the pin used to power the MAC. This takes a string in the format
562 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
563
Hans de Goedecd821132014-10-02 20:29:26 +0200564config MMC0_CD_PIN
565 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000566 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200567 default ""
568 ---help---
569 Set the card detect pin for mmc0, leave empty to not use cd. This
570 takes a string in the format understood by sunxi_name_to_gpio, e.g.
571 PH1 for pin 1 of port H.
572
573config MMC1_CD_PIN
574 string "Card detect pin for mmc1"
575 default ""
576 ---help---
577 See MMC0_CD_PIN help text.
578
579config MMC2_CD_PIN
580 string "Card detect pin for mmc2"
581 default ""
582 ---help---
583 See MMC0_CD_PIN help text.
584
585config MMC3_CD_PIN
586 string "Card detect pin for mmc3"
587 default ""
588 ---help---
589 See MMC0_CD_PIN help text.
590
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100591config MMC1_PINS
592 string "Pins for mmc1"
593 default ""
594 ---help---
595 Set the pins used for mmc1, when applicable. This takes a string in the
596 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
597
598config MMC2_PINS
599 string "Pins for mmc2"
600 default ""
601 ---help---
602 See MMC1_PINS help text.
603
604config MMC3_PINS
605 string "Pins for mmc3"
606 default ""
607 ---help---
608 See MMC1_PINS help text.
609
Hans de Goede2ccfac02014-10-02 20:43:50 +0200610config MMC_SUNXI_SLOT_EXTRA
611 int "mmc extra slot number"
612 default -1
613 ---help---
614 sunxi builds always enable mmc0, some boards also have a second sdcard
615 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
616 support for this.
617
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200618config INITIAL_USB_SCAN_DELAY
619 int "delay initial usb scan by x ms to allow builtin devices to init"
620 default 0
621 ---help---
622 Some boards have on board usb devices which need longer than the
623 USB spec's 1 second to connect from board powerup. Set this config
624 option to a non 0 value to add an extra delay before the first usb
625 bus scan.
626
Hans de Goede4458b7a2015-01-07 15:26:06 +0100627config USB0_VBUS_PIN
628 string "Vbus enable pin for usb0 (otg)"
629 default ""
630 ---help---
631 Set the Vbus enable pin for usb0 (otg). This takes a string in the
632 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
633
Hans de Goede52defe82015-02-16 22:13:43 +0100634config USB0_VBUS_DET
635 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100636 default ""
637 ---help---
638 Set the Vbus detect pin for usb0 (otg). This takes a string in the
639 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
640
Hans de Goede48c06c92015-06-14 17:29:53 +0200641config USB0_ID_DET
642 string "ID detect pin for usb0 (otg)"
643 default ""
644 ---help---
645 Set the ID detect pin for usb0 (otg). This takes a string in the
646 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
647
Hans de Goede115200c2014-11-07 16:09:00 +0100648config USB1_VBUS_PIN
649 string "Vbus enable pin for usb1 (ehci0)"
650 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100651 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100652 ---help---
653 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
654 a string in the format understood by sunxi_name_to_gpio, e.g.
655 PH1 for pin 1 of port H.
656
657config USB2_VBUS_PIN
658 string "Vbus enable pin for usb2 (ehci1)"
659 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100660 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100661 ---help---
662 See USB1_VBUS_PIN help text.
663
Hans de Goede60fa6302016-03-18 08:42:01 +0100664config USB3_VBUS_PIN
665 string "Vbus enable pin for usb3 (ehci2)"
666 default ""
667 ---help---
668 See USB1_VBUS_PIN help text.
669
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200670config I2C0_ENABLE
671 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800672 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200673 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200674 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200675 ---help---
676 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
677 its clock and setting up the bus. This is especially useful on devices
678 with slaves connected to the bus or with pins exposed through e.g. an
679 expansion port/header.
680
681config I2C1_ENABLE
682 bool "Enable I2C/TWI controller 1"
683 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200684 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200685 ---help---
686 See I2C0_ENABLE help text.
687
688config I2C2_ENABLE
689 bool "Enable I2C/TWI controller 2"
690 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200691 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200692 ---help---
693 See I2C0_ENABLE help text.
694
695if MACH_SUN6I || MACH_SUN7I
696config I2C3_ENABLE
697 bool "Enable I2C/TWI controller 3"
698 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200699 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200700 ---help---
701 See I2C0_ENABLE help text.
702endif
703
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100704if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100705config R_I2C_ENABLE
706 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100707 # This is used for the pmic on H3
708 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200709 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100710 ---help---
711 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100712endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100713
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200714if MACH_SUN7I
715config I2C4_ENABLE
716 bool "Enable I2C/TWI controller 4"
717 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200718 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200719 ---help---
720 See I2C0_ENABLE help text.
721endif
722
Hans de Goede2fcf0332015-04-25 17:25:14 +0200723config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900724 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200725 default n
726 ---help---
727 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
728
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800729config VIDEO_SUNXI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900730 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800731 depends on !MACH_SUN8I_A83T
732 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800733 depends on !MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800734 depends on !MACH_SUN8I_V3S
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800735 depends on !MACH_SUN9I
736 depends on !MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800737 depends on !MACH_SUN50I_H6
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800738 select VIDEO
Icenowy Zhengf6bdddc2017-10-26 11:14:46 +0800739 imply VIDEO_DT_SIMPLEFB
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200740 default y
741 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100742 Say Y here to add support for using a cfb console on the HDMI, LCD
743 or VGA output found on most sunxi devices. See doc/README.video for
744 info on how to select the video output and mode.
745
Hans de Goede2fbf0912014-12-23 23:04:35 +0100746config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900747 bool "HDMI output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800748 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goede2fbf0912014-12-23 23:04:35 +0100749 default y
750 ---help---
751 Say Y here to add support for outputting video over HDMI.
752
Hans de Goeded9786d22014-12-25 13:58:06 +0100753config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900754 bool "VGA output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800755 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goeded9786d22014-12-25 13:58:06 +0100756 default n
757 ---help---
758 Say Y here to add support for outputting video over VGA.
759
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100760config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900761 bool "VGA via LCD controller support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800762 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100763 default n
764 ---help---
765 Say Y here to add support for external DACs connected to the parallel
766 LCD interface driving a VGA connector, such as found on the
767 Olimex A13 boards.
768
Hans de Goedefb75d972015-01-25 15:33:07 +0100769config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900770 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100771 depends on VIDEO_VGA_VIA_LCD
772 default n
773 ---help---
774 Say Y here if you've a board which uses opendrain drivers for the vga
775 hsync and vsync signals. Opendrain drivers cannot generate steep enough
776 positive edges for a stable video output, so on boards with opendrain
777 drivers the sync signals must always be active high.
778
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800779config VIDEO_VGA_EXTERNAL_DAC_EN
780 string "LCD panel power enable pin"
781 depends on VIDEO_VGA_VIA_LCD
782 default ""
783 ---help---
784 Set the enable pin for the external VGA DAC. This takes a string in the
785 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
786
Hans de Goede39920c82015-08-03 19:20:26 +0200787config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900788 bool "Composite video output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800789 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goede39920c82015-08-03 19:20:26 +0200790 default n
791 ---help---
792 Say Y here to add support for outputting composite video.
793
Hans de Goede2dae8002014-12-21 16:28:32 +0100794config VIDEO_LCD_MODE
795 string "LCD panel timing details"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800796 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100797 default ""
798 ---help---
799 LCD panel timing details string, leave empty if there is no LCD panel.
800 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
801 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200802 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100803
Hans de Goede65150322015-01-13 13:21:46 +0100804config VIDEO_LCD_DCLK_PHASE
805 int "LCD panel display clock phase"
Vasily Khoruzhick1d7eef32017-10-26 21:51:52 -0700806 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede65150322015-01-13 13:21:46 +0100807 default 1
808 ---help---
809 Select LCD panel display clock phase shift, range 0-3.
810
Hans de Goede2dae8002014-12-21 16:28:32 +0100811config VIDEO_LCD_POWER
812 string "LCD panel power enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800813 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100814 default ""
815 ---help---
816 Set the power enable pin for the LCD panel. This takes a string in the
817 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
818
Hans de Goede242e3d82015-02-16 17:26:41 +0100819config VIDEO_LCD_RESET
820 string "LCD panel reset pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800821 depends on VIDEO_SUNXI
Hans de Goede242e3d82015-02-16 17:26:41 +0100822 default ""
823 ---help---
824 Set the reset pin for the LCD panel. This takes a string in the format
825 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
826
Hans de Goede2dae8002014-12-21 16:28:32 +0100827config VIDEO_LCD_BL_EN
828 string "LCD panel backlight enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800829 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100830 default ""
831 ---help---
832 Set the backlight enable pin for the LCD panel. This takes a string in the
833 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
834 port H.
835
836config VIDEO_LCD_BL_PWM
837 string "LCD panel backlight pwm pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800838 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100839 default ""
840 ---help---
841 Set the backlight pwm pin for the LCD panel. This takes a string in the
842 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200843
Hans de Goedea7403ae2015-01-22 21:02:42 +0100844config VIDEO_LCD_BL_PWM_ACTIVE_LOW
845 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800846 depends on VIDEO_SUNXI
Hans de Goedea7403ae2015-01-22 21:02:42 +0100847 default y
848 ---help---
849 Set this if the backlight pwm output is active low.
850
Hans de Goede55410082015-02-16 17:23:25 +0100851config VIDEO_LCD_PANEL_I2C
852 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800853 depends on VIDEO_SUNXI
Hans de Goede1fc42012015-03-07 12:00:02 +0100854 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200855 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100856 ---help---
857 Say y here if the LCD panel needs to be configured via i2c. This
858 will add a bitbang i2c controller using gpios to talk to the LCD.
859
860config VIDEO_LCD_PANEL_I2C_SDA
861 string "LCD panel i2c interface SDA pin"
862 depends on VIDEO_LCD_PANEL_I2C
863 default "PG12"
864 ---help---
865 Set the SDA pin for the LCD i2c interface. This takes a string in the
866 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
867
868config VIDEO_LCD_PANEL_I2C_SCL
869 string "LCD panel i2c interface SCL pin"
870 depends on VIDEO_LCD_PANEL_I2C
871 default "PG10"
872 ---help---
873 Set the SCL pin for the LCD i2c interface. This takes a string in the
874 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
875
Hans de Goede213480e2015-01-01 22:04:34 +0100876
877# Note only one of these may be selected at a time! But hidden choices are
878# not supported by Kconfig
879config VIDEO_LCD_IF_PARALLEL
880 bool
881
882config VIDEO_LCD_IF_LVDS
883 bool
884
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200885config SUNXI_DE2
886 bool
887 default n
888
Jernej Skrabec56009452017-03-27 19:22:32 +0200889config VIDEO_DE2
890 bool "Display Engine 2 video driver"
891 depends on SUNXI_DE2
892 select DM_VIDEO
893 select DISPLAY
Icenowy Zhengbe5b96f2017-10-26 11:14:47 +0800894 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec56009452017-03-27 19:22:32 +0200895 default y
896 ---help---
897 Say y here if you want to build DE2 video driver which is present on
898 newer SoCs. Currently only HDMI output is supported.
899
Hans de Goede213480e2015-01-01 22:04:34 +0100900
901choice
902 prompt "LCD panel support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800903 depends on VIDEO_SUNXI
Hans de Goede213480e2015-01-01 22:04:34 +0100904 ---help---
905 Select which type of LCD panel to support.
906
907config VIDEO_LCD_PANEL_PARALLEL
908 bool "Generic parallel interface LCD panel"
909 select VIDEO_LCD_IF_PARALLEL
910
911config VIDEO_LCD_PANEL_LVDS
912 bool "Generic lvds interface LCD panel"
913 select VIDEO_LCD_IF_LVDS
914
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200915config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
916 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
917 select VIDEO_LCD_SSD2828
918 select VIDEO_LCD_IF_PARALLEL
919 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200920 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
921
922config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
923 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
924 select VIDEO_LCD_ANX9804
925 select VIDEO_LCD_IF_PARALLEL
926 select VIDEO_LCD_PANEL_I2C
927 ---help---
928 Select this for eDP LCD panels with 4 lanes running at 1.62G,
929 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200930
Hans de Goede27515b22015-01-20 09:23:36 +0100931config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
932 bool "Hitachi tx18d42vm LCD panel"
933 select VIDEO_LCD_HITACHI_TX18D42VM
934 select VIDEO_LCD_IF_LVDS
935 ---help---
936 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
937
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100938config VIDEO_LCD_TL059WV5C0
939 bool "tl059wv5c0 LCD panel"
940 select VIDEO_LCD_PANEL_I2C
941 select VIDEO_LCD_IF_PARALLEL
942 ---help---
943 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
944 Aigo M60/M608/M606 tablets.
945
Hans de Goede213480e2015-01-01 22:04:34 +0100946endchoice
947
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200948config SATAPWR
949 string "SATA power pin"
950 default ""
951 help
952 Set the pins used to power the SATA. This takes a string in the
953 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
954 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100955
Hans de Goedec13f60d2015-01-25 12:10:48 +0100956config GMAC_TX_DELAY
957 int "GMAC Transmit Clock Delay Chain"
958 default 0
959 ---help---
960 Set the GMAC Transmit Clock Delay Chain value.
961
Hans de Goedeff42d102015-09-13 13:02:48 +0200962config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800963 default 0x4fe00000 if MACH_SUN4I
964 default 0x4fe00000 if MACH_SUN5I
965 default 0x4fe00000 if MACH_SUN6I
966 default 0x4fe00000 if MACH_SUN7I
967 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200968 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800969 default 0x4fe00000 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800970 default 0x4fe00000 if MACH_SUN50I_H6
Hans de Goedeff42d102015-09-13 13:02:48 +0200971
Jagan Tekic2a7a7e2018-02-06 22:42:56 +0530972config SPL_SPI_SUNXI
973 bool "Support for SPI Flash on Allwinner SoCs in SPL"
974 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
975 help
976 Enable support for SPI Flash. This option allows SPL to read from
977 sunxi SPI Flash. It uses the same method as the boot ROM, so does
978 not need any extra configuration.
979
Icenowy Zhengc6c2c852018-10-25 17:23:02 +0800980config PINE64_DT_SELECTION
981 bool "Enable Pine64 device tree selection code"
982 depends on MACH_SUN50I
983 help
984 The original Pine A64 and Pine A64+ are similar but different
985 boards and can be differed by the DRAM size. Pine A64 has
986 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
987 option, the device tree selection code specific to Pine64 which
988 utilizes the DRAM size will be enabled.
989
Masahiro Yamadadd840582014-07-30 14:08:14 +0900990endif