blob: 36b142588fa67bb8e76bf344ee080736122ca4a4 [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsichb5299932017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Tekidd928bf2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Tekifdfa9342018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Tekiaf303932018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekic335e992018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki0354f4b2018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki7d0b1652018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zhengda261652018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jagan Teki71d9edf2018-01-11 13:21:58 +053051config SUN6I_P2WI
52 bool "Allwinner sun6i internal P2WI controller"
53 help
54 If you say yes to this option, support will be included for the
55 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56 SOCs.
57 The P2WI looks like an SMBus controller (which supports only byte
58 accesses), except that it only supports one slave device.
59 This interface is used to connect to specific PMIC devices (like the
60 AXP221).
61
Jagan Teki2aa697a2018-01-11 13:21:15 +053062config SUN6I_PRCM
63 bool
64 help
65 Support for the PRCM (Power/Reset/Clock Management) unit available
66 in A31 SoC.
67
Jagan Teki735fb252018-02-14 22:28:30 +053068config AXP_PMIC_BUS
69 bool "Sunxi AXP PMIC bus access helpers"
70 help
71 Select this PMIC bus access helpers for Sunxi platform PRCM or other
72 AXP family PMIC devices.
73
Jagan Teki6f6f8832018-01-11 13:23:52 +053074config SUN8I_RSB
75 bool "Allwinner sunXi Reduced Serial Bus Driver"
76 help
77 Say y here to enable support for Allwinner's Reduced Serial Bus
78 (RSB) support. This controller is responsible for communicating
79 with various RSB based devices, such as AXP223, AXP8XX PMICs,
80 and AC100/AC200 ICs.
81
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080082config SUNXI_SRAM_ADDRESS
83 hex
84 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabec44726092021-01-11 21:11:34 +010085 default 0x20000 if SUN50I_GEN_H6
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080086 default 0x0
Andre Przywarabc613d82017-02-16 01:20:23 +000087 ---help---
88 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
89 with the first SRAM region being located at address 0.
90 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080091 SRAM to a different address.
Andre Przywarabc613d82017-02-16 01:20:23 +000092
Andre Przywarabe0d2172018-06-27 01:42:53 +010093config SUNXI_A64_TIMER_ERRATUM
94 bool
95
Hans de Goede44d8ae52015-04-06 20:33:34 +020096# Note only one of these may be selected at a time! But hidden choices are
97# not supported by Kconfig
98config SUNXI_GEN_SUN4I
99 bool
100 ---help---
101 Select this for sunxi SoCs which have resets and clocks set up
102 as the original A10 (mach-sun4i).
103
104config SUNXI_GEN_SUN6I
105 bool
106 ---help---
107 Select this for sunxi SoCs which have sun6i like periphery, like
108 separate ahb reset control registers, custom pmic bus, new style
109 watchdog, etc.
110
Jernej Skrabec44726092021-01-11 21:11:34 +0100111config SUN50I_GEN_H6
112 bool
113 select FIT
114 select SPL_LOAD_FIT
115 select SUPPORT_SPL
116 ---help---
117 Select this for sunxi SoCs which have H6 like peripherals, clocks
118 and memory map.
119
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800120config SUNXI_DRAM_DW
121 bool
122 ---help---
123 Select this for sunxi SoCs which uses a DRAM controller like the
124 DesignWare controller used in H3, mainly SoCs after H3, which do
125 not have official open-source DRAM initialization code, but can
126 use modified H3 DRAM initialization code.
Hans de Goede44d8ae52015-04-06 20:33:34 +0200127
Icenowy Zheng87098d72017-06-03 17:10:16 +0800128if SUNXI_DRAM_DW
129config SUNXI_DRAM_DW_16BIT
130 bool
131 ---help---
132 Select this for sunxi SoCs with DesignWare DRAM controller and
133 have only 16-bit memory buswidth.
134
135config SUNXI_DRAM_DW_32BIT
136 bool
137 ---help---
138 Select this for sunxi SoCs with DesignWare DRAM controller with
139 32-bit memory buswidth.
140endif
141
Andre Przywara7b82a222017-02-16 01:20:27 +0000142config MACH_SUNXI_H3_H5
143 bool
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200144 select DM_I2C
Jagan Tekidd322812018-05-07 13:03:38 +0530145 select PHY_SUN4I_USB
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200146 select SUNXI_DE2
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800147 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800148 select SUNXI_DRAM_DW_32BIT
Andre Przywara7b82a222017-02-16 01:20:27 +0000149 select SUNXI_GEN_SUN6I
150 select SUPPORT_SPL
151
Icenowy Zhengf8aa3f82018-10-25 17:23:06 +0800152# TODO: try out A80's 8GiB DRAM space
153config SUNXI_DRAM_MAX_SIZE
154 hex
155 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
156 default 0x80000000
157
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100158choice
159 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +0200160 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100161
Ian Campbellc3be2792014-10-24 21:20:45 +0100162config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100163 bool "sun4i (Allwinner A10)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530164 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000165 select ARM_CORTEX_CPU_IS_UP
Jagan Tekidd322812018-05-07 13:03:38 +0530166 select PHY_SUN4I_USB
Jagan Tekidd928bf2018-01-10 16:03:34 +0530167 select DRAM_SUN4I
Hans de Goede44d8ae52015-04-06 20:33:34 +0200168 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100169 select SUPPORT_SPL
170
Ian Campbellc3be2792014-10-24 21:20:45 +0100171config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100172 bool "sun5i (Allwinner A13)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530173 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000174 select ARM_CORTEX_CPU_IS_UP
Jagan Tekidd928bf2018-01-10 16:03:34 +0530175 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530176 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200177 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100178 select SUPPORT_SPL
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500179 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100180
Ian Campbellc3be2792014-10-24 21:20:45 +0100181config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100182 bool "sun6i (Allwinner A31)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530183 select CPU_V7A
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800184 select CPU_V7_HAS_NONSEC
185 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900186 select ARCH_SUPPORT_PSCI
Jagan Tekifdfa9342018-03-17 00:16:36 +0530187 select DRAM_SUN6I
Jagan Tekidd322812018-05-07 13:03:38 +0530188 select PHY_SUN4I_USB
Jagan Teki71d9edf2018-01-11 13:21:58 +0530189 select SUN6I_P2WI
Jagan Teki2aa697a2018-01-11 13:21:15 +0530190 select SUN6I_PRCM
Hans de Goede44d8ae52015-04-06 20:33:34 +0200191 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +0200192 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800193 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100194
Ian Campbellc3be2792014-10-24 21:20:45 +0100195config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100196 bool "sun7i (Allwinner A20)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530197 select CPU_V7A
Hans de Goedeea624e12014-11-14 09:34:30 +0100198 select CPU_V7_HAS_NONSEC
199 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900200 select ARCH_SUPPORT_PSCI
Jagan Tekidd928bf2018-01-10 16:03:34 +0530201 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530202 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200203 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100204 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200205 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100206
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200207config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100208 bool "sun8i (Allwinner A23)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530209 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800210 select CPU_V7_HAS_NONSEC
211 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900212 select ARCH_SUPPORT_PSCI
Jagan Tekiaf303932018-01-10 16:15:14 +0530213 select DRAM_SUN8I_A23
Jagan Tekidd322812018-05-07 13:03:38 +0530214 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200215 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100216 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800217 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500218 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100219
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530220config MACH_SUN8I_A33
221 bool "sun8i (Allwinner A33)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530222 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800223 select CPU_V7_HAS_NONSEC
224 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900225 select ARCH_SUPPORT_PSCI
Jagan Tekic335e992018-01-10 16:17:39 +0530226 select DRAM_SUN8I_A33
Jagan Tekidd322812018-05-07 13:03:38 +0530227 select PHY_SUN4I_USB
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530228 select SUNXI_GEN_SUN6I
229 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800230 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500231 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530232
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800233config MACH_SUN8I_A83T
234 bool "sun8i (Allwinner A83T)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530235 select CPU_V7A
Jagan Teki0354f4b2018-01-10 16:20:26 +0530236 select DRAM_SUN8I_A83T
Jagan Tekidd322812018-05-07 13:03:38 +0530237 select PHY_SUN4I_USB
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800238 select SUNXI_GEN_SUN6I
Maxime Ripard343ff162017-08-23 12:03:42 +0200239 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhick2a8882e2018-11-09 20:41:44 -0800240 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800241 select SUPPORT_SPL
242
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100243config MACH_SUN8I_H3
244 bool "sun8i (Allwinner H3)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530245 select CPU_V7A
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800246 select CPU_V7_HAS_NONSEC
247 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900248 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000249 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800250 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100251
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800252config MACH_SUN8I_R40
253 bool "sun8i (Allwinner R40)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530254 select CPU_V7A
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800255 select CPU_V7_HAS_NONSEC
256 select CPU_V7_HAS_VIRT
257 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800258 select SUNXI_GEN_SUN6I
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800259 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800260 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800261 select SUNXI_DRAM_DW_32BIT
Andre Przywaraa2f729f2020-01-01 23:44:48 +0000262 select PHY_SUN4I_USB
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800263
Icenowy Zhengc1994892017-04-08 15:30:12 +0800264config MACH_SUN8I_V3S
Icenowy Zhengef9025b2020-10-26 22:15:59 +0800265 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530266 select CPU_V7A
Icenowy Zhengc1994892017-04-08 15:30:12 +0800267 select CPU_V7_HAS_NONSEC
268 select CPU_V7_HAS_VIRT
269 select ARCH_SUPPORT_PSCI
270 select SUNXI_GEN_SUN6I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800271 select SUNXI_DRAM_DW
272 select SUNXI_DRAM_DW_16BIT
273 select SUPPORT_SPL
Icenowy Zhengc1994892017-04-08 15:30:12 +0800274 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
275
Hans de Goede1871a8c2015-01-13 19:25:06 +0100276config MACH_SUN9I
277 bool "sun9i (Allwinner A80)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530278 select CPU_V7A
Jagan Teki7d0b1652018-03-17 00:18:01 +0530279 select DRAM_SUN9I
Jagan Teki63928fa2018-01-11 13:23:02 +0530280 select SUN6I_PRCM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100281 select SUNXI_GEN_SUN6I
Jagan Teki6f6f8832018-01-11 13:23:52 +0530282 select SUN8I_RSB
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800283 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100284
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800285config MACH_SUN50I
286 bool "sun50i (Allwinner A64)"
287 select ARM64
Jagan Teki7945caf2019-10-16 18:08:26 +0530288 select SPI
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200289 select DM_I2C
Jagan Teki7945caf2019-10-16 18:08:26 +0530290 select DM_SPI if SPI
291 select DM_SPI_FLASH
Jagan Tekidd322812018-05-07 13:03:38 +0530292 select PHY_SUN4I_USB
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800293 select SUN6I_PRCM
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200294 select SUNXI_DE2
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800295 select SUNXI_GEN_SUN6I
Vasily Khoruzhick0e21a2f2018-11-09 20:41:46 -0800296 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000297 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800298 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800299 select SUNXI_DRAM_DW_32BIT
Andre Przywarad29adf82017-04-26 01:32:48 +0100300 select FIT
301 select SPL_LOAD_FIT
Andre Przywarabe0d2172018-06-27 01:42:53 +0100302 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800303
Andre Przywara997bde62017-02-16 01:20:28 +0000304config MACH_SUN50I_H5
305 bool "sun50i (Allwinner H5)"
306 select ARM64
307 select MACH_SUNXI_H3_H5
Andre Przywarad29adf82017-04-26 01:32:48 +0100308 select FIT
309 select SPL_LOAD_FIT
Andre Przywara997bde62017-02-16 01:20:28 +0000310
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800311config MACH_SUN50I_H6
312 bool "sun50i (Allwinner H6)"
313 select ARM64
Andre Przywaraf96238e2019-06-23 15:09:50 +0100314 select PHY_SUN4I_USB
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800315 select DRAM_SUN50I_H6
Jernej Skrabec44726092021-01-11 21:11:34 +0100316 select SUN50I_GEN_H6
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800317
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100318endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800319
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200320# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
321config MACH_SUN8I
322 bool
Jagan Teki6f6f8832018-01-11 13:23:52 +0530323 select SUN8I_RSB
Jagan Teki63928fa2018-01-11 13:23:02 +0530324 select SUN6I_PRCM
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800325 default y if MACH_SUN8I_A23
326 default y if MACH_SUN8I_A33
327 default y if MACH_SUN8I_A83T
328 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800329 default y if MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800330 default y if MACH_SUN8I_V3S
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200331
Andre Przywarab5402d12017-01-02 11:48:35 +0000332config RESERVE_ALLWINNER_BOOT0_HEADER
333 bool "reserve space for Allwinner boot0 header"
334 select ENABLE_ARM_SOC_BOOT0_HOOK
335 ---help---
336 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
337 filled with magic values post build. The Allwinner provided boot0
338 blob relies on this information to load and execute U-Boot.
339 Only needed on 64-bit Allwinner boards so far when using boot0.
340
Andre Przywara83843c92017-01-02 11:48:36 +0000341config ARM_BOOT_HOOK_RMR
342 bool
343 depends on ARM64
344 default y
345 select ENABLE_ARM_SOC_BOOT0_HOOK
346 ---help---
347 Insert some ARM32 code at the very beginning of the U-Boot binary
348 which uses an RMR register write to bring the core into AArch64 mode.
349 The very first instruction acts as a switch, since it's carefully
350 chosen to be a NOP in one mode and a branch in the other, so the
351 code would only be executed if not already in AArch64.
352 This allows both the SPL and the U-Boot proper to be entered in
353 either mode and switch to AArch64 if needed.
354
Andre Przywara770b85a2019-07-15 02:27:06 +0100355if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800356config SUNXI_DRAM_DDR3
357 bool
358
Icenowy Zheng67337e62017-06-03 17:10:20 +0800359config SUNXI_DRAM_DDR2
360 bool
361
Icenowy Zheng72cc9872017-06-03 17:10:23 +0800362config SUNXI_DRAM_LPDDR3
363 bool
364
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800365choice
366 prompt "DRAM Type and Timing"
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800367 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
368 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800369
370config SUNXI_DRAM_DDR3_1333
371 bool "DDR3 1333"
372 select SUNXI_DRAM_DDR3
373 ---help---
374 This option is the original only supported memory type, which suits
375 many H3/H5/A64 boards available now.
376
Icenowy Zhengec4670a2017-06-03 17:10:24 +0800377config SUNXI_DRAM_LPDDR3_STOCK
378 bool "LPDDR3 with Allwinner stock configuration"
379 select SUNXI_DRAM_LPDDR3
380 ---help---
381 This option is the LPDDR3 timing used by the stock boot0 by
382 Allwinner.
383
Andre Przywara770b85a2019-07-15 02:27:06 +0100384config SUNXI_DRAM_H6_LPDDR3
385 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
386 select SUNXI_DRAM_LPDDR3
387 depends on DRAM_SUN50I_H6
388 ---help---
389 This option is the LPDDR3 timing used by the stock boot0 by
390 Allwinner.
391
Andre Przywara7656d392019-07-15 02:27:08 +0100392config SUNXI_DRAM_H6_DDR3_1333
393 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
394 select SUNXI_DRAM_DDR3
395 depends on DRAM_SUN50I_H6
396 ---help---
397 This option is the DDR3 timing used by the boot0 on H6 TV boxes
398 which use a DDR3-1333 timing.
399
Icenowy Zheng67337e62017-06-03 17:10:20 +0800400config SUNXI_DRAM_DDR2_V3S
401 bool "DDR2 found in V3s chip"
402 select SUNXI_DRAM_DDR2
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800403 depends on MACH_SUN8I_V3S
Icenowy Zheng67337e62017-06-03 17:10:20 +0800404 ---help---
405 This option is only for the DDR2 memory chip which is co-packaged in
406 Allwinner V3s SoC.
407
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800408endchoice
409endif
410
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800411config DRAM_TYPE
412 int "sunxi dram type"
413 depends on MACH_SUN8I_A83T
414 default 3
415 ---help---
416 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200417
Hans de Goede37781a12014-11-15 19:46:39 +0100418config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100419 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800420 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800421 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100422 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800423 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
424 MACH_SUN8I_V3S
Andre Przywara52e31822017-01-02 11:48:37 +0000425 default 672 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800426 default 744 if MACH_SUN50I_H6
Hans de Goede37781a12014-11-15 19:46:39 +0100427 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800428 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
429 must be a multiple of 24. For the sun9i (A80), the tested values
430 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100431
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200432if MACH_SUN5I || MACH_SUN7I
433config DRAM_MBUS_CLK
434 int "sunxi mbus clock speed"
435 default 300
436 ---help---
437 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
438
439endif
440
Hans de Goede37781a12014-11-15 19:46:39 +0100441config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100442 int "sunxi dram zq value"
Paul Kocialkowski9c2b0dd2019-03-14 11:36:14 +0100443 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski882b71e2019-03-14 11:36:15 +0100444 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede8ffc4872015-01-17 14:24:55 +0100445 default 127 if MACH_SUN7I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800446 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski882b71e2019-03-14 11:36:15 +0100447 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800448 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000449 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100450 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100451 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100452
Hans de Goede8975cdf2015-05-13 15:00:46 +0200453config DRAM_ODT_EN
454 bool "sunxi dram odt enable"
Hans de Goede8975cdf2015-05-13 15:00:46 +0200455 default y if MACH_SUN8I_A23
Paul Kocialkowski9d0f9e82019-03-14 11:36:16 +0100456 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800457 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000458 default y if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800459 default y if MACH_SUN50I_H6
Hans de Goede8975cdf2015-05-13 15:00:46 +0200460 ---help---
461 Select this to enable dram odt (on die termination).
462
Hans de Goede8ffc4872015-01-17 14:24:55 +0100463if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
464config DRAM_EMR1
465 int "sunxi dram emr1 value"
466 default 0 if MACH_SUN4I
467 default 4 if MACH_SUN5I || MACH_SUN7I
468 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100469 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200470
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200471config DRAM_TPR3
472 hex "sunxi dram tpr3 value"
473 default 0
474 ---help---
475 Set the dram controller tpr3 parameter. This parameter configures
476 the delay on the command lane and also phase shifts, which are
477 applied for sampling incoming read data. The default value 0
478 means that no phase/delay adjustments are necessary. Properly
479 configuring this parameter increases reliability at high DRAM
480 clock speeds.
481
482config DRAM_DQS_GATING_DELAY
483 hex "sunxi dram dqs_gating_delay value"
484 default 0
485 ---help---
486 Set the dram controller dqs_gating_delay parmeter. Each byte
487 encodes the DQS gating delay for each byte lane. The delay
488 granularity is 1/4 cycle. For example, the value 0x05060606
489 means that the delay is 5 quarter-cycles for one lane (1.25
490 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
491 The default value 0 means autodetection. The results of hardware
492 autodetection are not very reliable and depend on the chip
493 temperature (sometimes producing different results on cold start
494 and warm reboot). But the accuracy of hardware autodetection
495 is usually good enough, unless running at really high DRAM
496 clocks speeds (up to 600MHz). If unsure, keep as 0.
497
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200498choice
499 prompt "sunxi dram timings"
500 default DRAM_TIMINGS_VENDOR_MAGIC
501 ---help---
502 Select the timings of the DDR3 chips.
503
504config DRAM_TIMINGS_VENDOR_MAGIC
505 bool "Magic vendor timings from Android"
506 ---help---
507 The same DRAM timings as in the Allwinner boot0 bootloader.
508
509config DRAM_TIMINGS_DDR3_1066F_1333H
510 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
511 ---help---
512 Use the timings of the standard JEDEC DDR3-1066F speed bin for
513 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
514 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
515 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
516 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
517 that down binning to DDR3-1066F is supported (because DDR3-1066F
518 uses a bit faster timings than DDR3-1333H).
519
520config DRAM_TIMINGS_DDR3_800E_1066G_1333J
521 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
522 ---help---
523 Use the timings of the slowest possible JEDEC speed bin for the
524 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
525 DDR3-800E, DDR3-1066G or DDR3-1333J.
526
527endchoice
528
Hans de Goede37781a12014-11-15 19:46:39 +0100529endif
530
Hans de Goede8975cdf2015-05-13 15:00:46 +0200531if MACH_SUN8I_A23
532config DRAM_ODT_CORRECTION
533 int "sunxi dram odt correction value"
534 default 0
535 ---help---
536 Set the dram odt correction value (range -255 - 255). In allwinner
537 fex files, this option is found in bits 8-15 of the u32 odt_en variable
538 in the [dram] section. When bit 31 of the odt_en variable is set
539 then the correction is negative. Usually the value for this is 0.
540endif
541
Iain Patone71b4222015-03-28 10:26:38 +0000542config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800543 default 1008000000 if MACH_SUN4I
544 default 1008000000 if MACH_SUN5I
545 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000546 default 912000000 if MACH_SUN7I
Icenowy Zheng3cfecee2017-10-31 07:36:28 +0800547 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800548 default 1008000000 if MACH_SUN8I
549 default 1008000000 if MACH_SUN9I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800550 default 888000000 if MACH_SUN50I_H6
Iain Patone71b4222015-03-28 10:26:38 +0000551
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800552config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100553 default "sun4i" if MACH_SUN4I
554 default "sun5i" if MACH_SUN5I
555 default "sun6i" if MACH_SUN6I
556 default "sun7i" if MACH_SUN7I
557 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100558 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200559 default "sun50i" if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800560 default "sun50i" if MACH_SUN50I_H6
Hans de Goede6ae66f22014-08-01 09:28:24 +0200561
Masahiro Yamadadd840582014-07-30 14:08:14 +0900562config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900563 default "sunxi"
564
565config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900566 default "sunxi"
567
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200568config UART0_PORT_F
569 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200570 default n
571 ---help---
572 Repurpose the SD card slot for getting access to the UART0 serial
573 console. Primarily useful only for low level u-boot debugging on
574 tablets, where normal UART0 is difficult to access and requires
575 device disassembly and/or soldering. As the SD card can't be used
576 at the same time, the system can be only booted in the FEL mode.
577 Only enable this if you really know what you are doing.
578
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200579config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900580 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200581 default n
582 ---help---
583 Set this to enable various workarounds for old kernels, this results in
584 sub-optimal settings for newer kernels, only enable if needed.
585
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200586config MACPWR
587 string "MAC power pin"
588 default ""
589 help
590 Set the pin used to power the MAC. This takes a string in the format
591 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
592
Hans de Goedecd821132014-10-02 20:29:26 +0200593config MMC0_CD_PIN
594 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000595 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200596 default ""
597 ---help---
598 Set the card detect pin for mmc0, leave empty to not use cd. This
599 takes a string in the format understood by sunxi_name_to_gpio, e.g.
600 PH1 for pin 1 of port H.
601
602config MMC1_CD_PIN
603 string "Card detect pin for mmc1"
604 default ""
605 ---help---
606 See MMC0_CD_PIN help text.
607
608config MMC2_CD_PIN
609 string "Card detect pin for mmc2"
610 default ""
611 ---help---
612 See MMC0_CD_PIN help text.
613
614config MMC3_CD_PIN
615 string "Card detect pin for mmc3"
616 default ""
617 ---help---
618 See MMC0_CD_PIN help text.
619
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100620config MMC1_PINS
621 string "Pins for mmc1"
622 default ""
623 ---help---
624 Set the pins used for mmc1, when applicable. This takes a string in the
625 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
626
627config MMC2_PINS
628 string "Pins for mmc2"
629 default ""
630 ---help---
631 See MMC1_PINS help text.
632
633config MMC3_PINS
634 string "Pins for mmc3"
635 default ""
636 ---help---
637 See MMC1_PINS help text.
638
Hans de Goede2ccfac02014-10-02 20:43:50 +0200639config MMC_SUNXI_SLOT_EXTRA
640 int "mmc extra slot number"
641 default -1
642 ---help---
643 sunxi builds always enable mmc0, some boards also have a second sdcard
644 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
645 support for this.
646
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200647config INITIAL_USB_SCAN_DELAY
648 int "delay initial usb scan by x ms to allow builtin devices to init"
649 default 0
650 ---help---
651 Some boards have on board usb devices which need longer than the
652 USB spec's 1 second to connect from board powerup. Set this config
653 option to a non 0 value to add an extra delay before the first usb
654 bus scan.
655
Hans de Goede4458b7a2015-01-07 15:26:06 +0100656config USB0_VBUS_PIN
657 string "Vbus enable pin for usb0 (otg)"
658 default ""
659 ---help---
660 Set the Vbus enable pin for usb0 (otg). This takes a string in the
661 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
662
Hans de Goede52defe82015-02-16 22:13:43 +0100663config USB0_VBUS_DET
664 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100665 default ""
666 ---help---
667 Set the Vbus detect pin for usb0 (otg). This takes a string in the
668 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
669
Hans de Goede48c06c92015-06-14 17:29:53 +0200670config USB0_ID_DET
671 string "ID detect pin for usb0 (otg)"
672 default ""
673 ---help---
674 Set the ID detect pin for usb0 (otg). This takes a string in the
675 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
676
Hans de Goede115200c2014-11-07 16:09:00 +0100677config USB1_VBUS_PIN
678 string "Vbus enable pin for usb1 (ehci0)"
679 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100680 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100681 ---help---
682 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
683 a string in the format understood by sunxi_name_to_gpio, e.g.
684 PH1 for pin 1 of port H.
685
686config USB2_VBUS_PIN
687 string "Vbus enable pin for usb2 (ehci1)"
688 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100689 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100690 ---help---
691 See USB1_VBUS_PIN help text.
692
Hans de Goede60fa6302016-03-18 08:42:01 +0100693config USB3_VBUS_PIN
694 string "Vbus enable pin for usb3 (ehci2)"
695 default ""
696 ---help---
697 See USB1_VBUS_PIN help text.
698
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200699config I2C0_ENABLE
700 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800701 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200702 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200703 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200704 ---help---
705 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
706 its clock and setting up the bus. This is especially useful on devices
707 with slaves connected to the bus or with pins exposed through e.g. an
708 expansion port/header.
709
710config I2C1_ENABLE
711 bool "Enable I2C/TWI controller 1"
712 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200713 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200714 ---help---
715 See I2C0_ENABLE help text.
716
717config I2C2_ENABLE
718 bool "Enable I2C/TWI controller 2"
719 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200720 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200721 ---help---
722 See I2C0_ENABLE help text.
723
724if MACH_SUN6I || MACH_SUN7I
725config I2C3_ENABLE
726 bool "Enable I2C/TWI controller 3"
727 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200728 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200729 ---help---
730 See I2C0_ENABLE help text.
731endif
732
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100733if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100734config R_I2C_ENABLE
735 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100736 # This is used for the pmic on H3
737 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200738 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100739 ---help---
740 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100741endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100742
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200743if MACH_SUN7I
744config I2C4_ENABLE
745 bool "Enable I2C/TWI controller 4"
746 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200747 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200748 ---help---
749 See I2C0_ENABLE help text.
750endif
751
Hans de Goede2fcf0332015-04-25 17:25:14 +0200752config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900753 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200754 default n
755 ---help---
756 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
757
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800758config VIDEO_SUNXI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900759 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800760 depends on !MACH_SUN8I_A83T
761 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800762 depends on !MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800763 depends on !MACH_SUN8I_V3S
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800764 depends on !MACH_SUN9I
765 depends on !MACH_SUN50I
Jernej Skrabec44726092021-01-11 21:11:34 +0100766 depends on !SUN50I_GEN_H6
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800767 select VIDEO
Icenowy Zhengf6bdddc2017-10-26 11:14:46 +0800768 imply VIDEO_DT_SIMPLEFB
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200769 default y
770 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100771 Say Y here to add support for using a cfb console on the HDMI, LCD
772 or VGA output found on most sunxi devices. See doc/README.video for
773 info on how to select the video output and mode.
774
Hans de Goede2fbf0912014-12-23 23:04:35 +0100775config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900776 bool "HDMI output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800777 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goede2fbf0912014-12-23 23:04:35 +0100778 default y
779 ---help---
780 Say Y here to add support for outputting video over HDMI.
781
Hans de Goeded9786d22014-12-25 13:58:06 +0100782config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900783 bool "VGA output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800784 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goeded9786d22014-12-25 13:58:06 +0100785 default n
786 ---help---
787 Say Y here to add support for outputting video over VGA.
788
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100789config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900790 bool "VGA via LCD controller support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800791 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100792 default n
793 ---help---
794 Say Y here to add support for external DACs connected to the parallel
795 LCD interface driving a VGA connector, such as found on the
796 Olimex A13 boards.
797
Hans de Goedefb75d972015-01-25 15:33:07 +0100798config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900799 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100800 depends on VIDEO_VGA_VIA_LCD
801 default n
802 ---help---
803 Say Y here if you've a board which uses opendrain drivers for the vga
804 hsync and vsync signals. Opendrain drivers cannot generate steep enough
805 positive edges for a stable video output, so on boards with opendrain
806 drivers the sync signals must always be active high.
807
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800808config VIDEO_VGA_EXTERNAL_DAC_EN
809 string "LCD panel power enable pin"
810 depends on VIDEO_VGA_VIA_LCD
811 default ""
812 ---help---
813 Set the enable pin for the external VGA DAC. This takes a string in the
814 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
815
Hans de Goede39920c82015-08-03 19:20:26 +0200816config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900817 bool "Composite video output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800818 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goede39920c82015-08-03 19:20:26 +0200819 default n
820 ---help---
821 Say Y here to add support for outputting composite video.
822
Hans de Goede2dae8002014-12-21 16:28:32 +0100823config VIDEO_LCD_MODE
824 string "LCD panel timing details"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800825 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100826 default ""
827 ---help---
828 LCD panel timing details string, leave empty if there is no LCD panel.
829 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
830 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200831 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100832
Hans de Goede65150322015-01-13 13:21:46 +0100833config VIDEO_LCD_DCLK_PHASE
834 int "LCD panel display clock phase"
Vasily Khoruzhick1d7eef32017-10-26 21:51:52 -0700835 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede65150322015-01-13 13:21:46 +0100836 default 1
837 ---help---
838 Select LCD panel display clock phase shift, range 0-3.
839
Hans de Goede2dae8002014-12-21 16:28:32 +0100840config VIDEO_LCD_POWER
841 string "LCD panel power enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800842 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100843 default ""
844 ---help---
845 Set the power enable pin for the LCD panel. This takes a string in the
846 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
847
Hans de Goede242e3d82015-02-16 17:26:41 +0100848config VIDEO_LCD_RESET
849 string "LCD panel reset pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800850 depends on VIDEO_SUNXI
Hans de Goede242e3d82015-02-16 17:26:41 +0100851 default ""
852 ---help---
853 Set the reset pin for the LCD panel. This takes a string in the format
854 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
855
Hans de Goede2dae8002014-12-21 16:28:32 +0100856config VIDEO_LCD_BL_EN
857 string "LCD panel backlight enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800858 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100859 default ""
860 ---help---
861 Set the backlight enable pin for the LCD panel. This takes a string in the
862 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
863 port H.
864
865config VIDEO_LCD_BL_PWM
866 string "LCD panel backlight pwm pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800867 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100868 default ""
869 ---help---
870 Set the backlight pwm pin for the LCD panel. This takes a string in the
871 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200872
Hans de Goedea7403ae2015-01-22 21:02:42 +0100873config VIDEO_LCD_BL_PWM_ACTIVE_LOW
874 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800875 depends on VIDEO_SUNXI
Hans de Goedea7403ae2015-01-22 21:02:42 +0100876 default y
877 ---help---
878 Set this if the backlight pwm output is active low.
879
Hans de Goede55410082015-02-16 17:23:25 +0100880config VIDEO_LCD_PANEL_I2C
881 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800882 depends on VIDEO_SUNXI
Hans de Goede1fc42012015-03-07 12:00:02 +0100883 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200884 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100885 ---help---
886 Say y here if the LCD panel needs to be configured via i2c. This
887 will add a bitbang i2c controller using gpios to talk to the LCD.
888
889config VIDEO_LCD_PANEL_I2C_SDA
890 string "LCD panel i2c interface SDA pin"
891 depends on VIDEO_LCD_PANEL_I2C
892 default "PG12"
893 ---help---
894 Set the SDA pin for the LCD i2c interface. This takes a string in the
895 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
896
897config VIDEO_LCD_PANEL_I2C_SCL
898 string "LCD panel i2c interface SCL pin"
899 depends on VIDEO_LCD_PANEL_I2C
900 default "PG10"
901 ---help---
902 Set the SCL pin for the LCD i2c interface. This takes a string in the
903 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
904
Hans de Goede213480e2015-01-01 22:04:34 +0100905
906# Note only one of these may be selected at a time! But hidden choices are
907# not supported by Kconfig
908config VIDEO_LCD_IF_PARALLEL
909 bool
910
911config VIDEO_LCD_IF_LVDS
912 bool
913
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200914config SUNXI_DE2
915 bool
916 default n
917
Jernej Skrabec56009452017-03-27 19:22:32 +0200918config VIDEO_DE2
919 bool "Display Engine 2 video driver"
920 depends on SUNXI_DE2
921 select DM_VIDEO
922 select DISPLAY
Icenowy Zhengbe5b96f2017-10-26 11:14:47 +0800923 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec56009452017-03-27 19:22:32 +0200924 default y
925 ---help---
926 Say y here if you want to build DE2 video driver which is present on
927 newer SoCs. Currently only HDMI output is supported.
928
Hans de Goede213480e2015-01-01 22:04:34 +0100929
930choice
931 prompt "LCD panel support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800932 depends on VIDEO_SUNXI
Hans de Goede213480e2015-01-01 22:04:34 +0100933 ---help---
934 Select which type of LCD panel to support.
935
936config VIDEO_LCD_PANEL_PARALLEL
937 bool "Generic parallel interface LCD panel"
938 select VIDEO_LCD_IF_PARALLEL
939
940config VIDEO_LCD_PANEL_LVDS
941 bool "Generic lvds interface LCD panel"
942 select VIDEO_LCD_IF_LVDS
943
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200944config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
945 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
946 select VIDEO_LCD_SSD2828
947 select VIDEO_LCD_IF_PARALLEL
948 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200949 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
950
951config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
952 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
953 select VIDEO_LCD_ANX9804
954 select VIDEO_LCD_IF_PARALLEL
955 select VIDEO_LCD_PANEL_I2C
956 ---help---
957 Select this for eDP LCD panels with 4 lanes running at 1.62G,
958 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200959
Hans de Goede27515b22015-01-20 09:23:36 +0100960config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
961 bool "Hitachi tx18d42vm LCD panel"
962 select VIDEO_LCD_HITACHI_TX18D42VM
963 select VIDEO_LCD_IF_LVDS
964 ---help---
965 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
966
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100967config VIDEO_LCD_TL059WV5C0
968 bool "tl059wv5c0 LCD panel"
969 select VIDEO_LCD_PANEL_I2C
970 select VIDEO_LCD_IF_PARALLEL
971 ---help---
972 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
973 Aigo M60/M608/M606 tablets.
974
Hans de Goede213480e2015-01-01 22:04:34 +0100975endchoice
976
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200977config SATAPWR
978 string "SATA power pin"
979 default ""
980 help
981 Set the pins used to power the SATA. This takes a string in the
982 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
983 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100984
Hans de Goedec13f60d2015-01-25 12:10:48 +0100985config GMAC_TX_DELAY
986 int "GMAC Transmit Clock Delay Chain"
987 default 0
988 ---help---
989 Set the GMAC Transmit Clock Delay Chain value.
990
Hans de Goedeff42d102015-09-13 13:02:48 +0200991config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800992 default 0x4fe00000 if MACH_SUN4I
993 default 0x4fe00000 if MACH_SUN5I
994 default 0x4fe00000 if MACH_SUN6I
995 default 0x4fe00000 if MACH_SUN7I
996 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200997 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800998 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabec44726092021-01-11 21:11:34 +0100999 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goedeff42d102015-09-13 13:02:48 +02001000
Jagan Tekic2a7a7e2018-02-06 22:42:56 +05301001config SPL_SPI_SUNXI
1002 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywarafd40ad02020-01-28 00:46:43 +00001003 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6
Jagan Tekic2a7a7e2018-02-06 22:42:56 +05301004 help
1005 Enable support for SPI Flash. This option allows SPL to read from
1006 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1007 not need any extra configuration.
1008
Icenowy Zhengc6c2c852018-10-25 17:23:02 +08001009config PINE64_DT_SELECTION
1010 bool "Enable Pine64 device tree selection code"
1011 depends on MACH_SUN50I
1012 help
1013 The original Pine A64 and Pine A64+ are similar but different
1014 boards and can be differed by the DRAM size. Pine A64 has
1015 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1016 option, the device tree selection code specific to Pine64 which
1017 utilizes the DRAM size will be enabled.
1018
Samuel Holland8a8b73b2020-10-24 10:21:52 -05001019config PINEPHONE_DT_SELECTION
1020 bool "Enable PinePhone device tree selection code"
1021 depends on MACH_SUN50I
1022 help
1023 Enable this option to automatically select the device tree for the
1024 correct PinePhone hardware revision during boot.
1025
Andre Heider9267ff82021-10-01 19:29:00 +01001026config BLUETOOTH_DT_DEVICE_FIXUP
1027 string "Fixup the Bluetooth controller address"
1028 default ""
1029 help
1030 This option specifies the DT compatible name of the Bluetooth
1031 controller for which to set the "local-bd-address" property.
1032 Set this option if your device ships with the Bluetooth controller
1033 default address.
1034 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1035 flipped elsewise.
1036
Masahiro Yamadadd840582014-07-30 14:08:14 +09001037endif