blob: 16d41b83afe189e7d55fcbf6eb19dd2405573bac [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsichb5299932017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Tekidd928bf2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Tekifdfa9342018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Tekiaf303932018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekic335e992018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki0354f4b2018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki7d0b1652018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zhengda261652018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jagan Teki71d9edf2018-01-11 13:21:58 +053051config SUN6I_P2WI
52 bool "Allwinner sun6i internal P2WI controller"
53 help
54 If you say yes to this option, support will be included for the
55 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56 SOCs.
57 The P2WI looks like an SMBus controller (which supports only byte
58 accesses), except that it only supports one slave device.
59 This interface is used to connect to specific PMIC devices (like the
60 AXP221).
61
Jagan Teki2aa697a2018-01-11 13:21:15 +053062config SUN6I_PRCM
63 bool
64 help
65 Support for the PRCM (Power/Reset/Clock Management) unit available
66 in A31 SoC.
67
Jagan Teki735fb252018-02-14 22:28:30 +053068config AXP_PMIC_BUS
69 bool "Sunxi AXP PMIC bus access helpers"
70 help
71 Select this PMIC bus access helpers for Sunxi platform PRCM or other
72 AXP family PMIC devices.
73
Jagan Teki6f6f8832018-01-11 13:23:52 +053074config SUN8I_RSB
75 bool "Allwinner sunXi Reduced Serial Bus Driver"
76 help
77 Say y here to enable support for Allwinner's Reduced Serial Bus
78 (RSB) support. This controller is responsible for communicating
79 with various RSB based devices, such as AXP223, AXP8XX PMICs,
80 and AC100/AC200 ICs.
81
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080082config SUNXI_SRAM_ADDRESS
83 hex
84 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Icenowy Zheng6f796a92018-07-21 16:20:31 +080085 default 0x20000 if MACH_SUN50I_H6
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080086 default 0x0
Andre Przywarabc613d82017-02-16 01:20:23 +000087 ---help---
88 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
89 with the first SRAM region being located at address 0.
90 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080091 SRAM to a different address.
Andre Przywarabc613d82017-02-16 01:20:23 +000092
Andre Przywarabe0d2172018-06-27 01:42:53 +010093config SUNXI_A64_TIMER_ERRATUM
94 bool
95
Hans de Goede44d8ae52015-04-06 20:33:34 +020096# Note only one of these may be selected at a time! But hidden choices are
97# not supported by Kconfig
98config SUNXI_GEN_SUN4I
99 bool
100 ---help---
101 Select this for sunxi SoCs which have resets and clocks set up
102 as the original A10 (mach-sun4i).
103
104config SUNXI_GEN_SUN6I
105 bool
106 ---help---
107 Select this for sunxi SoCs which have sun6i like periphery, like
108 separate ahb reset control registers, custom pmic bus, new style
109 watchdog, etc.
110
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800111config SUNXI_DRAM_DW
112 bool
113 ---help---
114 Select this for sunxi SoCs which uses a DRAM controller like the
115 DesignWare controller used in H3, mainly SoCs after H3, which do
116 not have official open-source DRAM initialization code, but can
117 use modified H3 DRAM initialization code.
Hans de Goede44d8ae52015-04-06 20:33:34 +0200118
Icenowy Zheng87098d72017-06-03 17:10:16 +0800119if SUNXI_DRAM_DW
120config SUNXI_DRAM_DW_16BIT
121 bool
122 ---help---
123 Select this for sunxi SoCs with DesignWare DRAM controller and
124 have only 16-bit memory buswidth.
125
126config SUNXI_DRAM_DW_32BIT
127 bool
128 ---help---
129 Select this for sunxi SoCs with DesignWare DRAM controller with
130 32-bit memory buswidth.
131endif
132
Andre Przywara7b82a222017-02-16 01:20:27 +0000133config MACH_SUNXI_H3_H5
134 bool
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200135 select DM_I2C
Jagan Tekidd322812018-05-07 13:03:38 +0530136 select PHY_SUN4I_USB
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200137 select SUNXI_DE2
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800138 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800139 select SUNXI_DRAM_DW_32BIT
Andre Przywara7b82a222017-02-16 01:20:27 +0000140 select SUNXI_GEN_SUN6I
141 select SUPPORT_SPL
142
Icenowy Zhengf8aa3f82018-10-25 17:23:06 +0800143# TODO: try out A80's 8GiB DRAM space
144config SUNXI_DRAM_MAX_SIZE
145 hex
146 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
147 default 0x80000000
148
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100149choice
150 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +0200151 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100152
Ian Campbellc3be2792014-10-24 21:20:45 +0100153config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100154 bool "sun4i (Allwinner A10)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530155 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000156 select ARM_CORTEX_CPU_IS_UP
Jagan Tekidd322812018-05-07 13:03:38 +0530157 select PHY_SUN4I_USB
Jagan Tekidd928bf2018-01-10 16:03:34 +0530158 select DRAM_SUN4I
Hans de Goede44d8ae52015-04-06 20:33:34 +0200159 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100160 select SUPPORT_SPL
161
Ian Campbellc3be2792014-10-24 21:20:45 +0100162config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100163 bool "sun5i (Allwinner A13)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530164 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000165 select ARM_CORTEX_CPU_IS_UP
Jagan Tekidd928bf2018-01-10 16:03:34 +0530166 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530167 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200168 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100169 select SUPPORT_SPL
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500170 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100171
Ian Campbellc3be2792014-10-24 21:20:45 +0100172config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100173 bool "sun6i (Allwinner A31)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530174 select CPU_V7A
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800175 select CPU_V7_HAS_NONSEC
176 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900177 select ARCH_SUPPORT_PSCI
Jagan Tekifdfa9342018-03-17 00:16:36 +0530178 select DRAM_SUN6I
Jagan Tekidd322812018-05-07 13:03:38 +0530179 select PHY_SUN4I_USB
Jagan Teki71d9edf2018-01-11 13:21:58 +0530180 select SUN6I_P2WI
Jagan Teki2aa697a2018-01-11 13:21:15 +0530181 select SUN6I_PRCM
Hans de Goede44d8ae52015-04-06 20:33:34 +0200182 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +0200183 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800184 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100185
Ian Campbellc3be2792014-10-24 21:20:45 +0100186config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100187 bool "sun7i (Allwinner A20)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530188 select CPU_V7A
Hans de Goedeea624e12014-11-14 09:34:30 +0100189 select CPU_V7_HAS_NONSEC
190 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900191 select ARCH_SUPPORT_PSCI
Jagan Tekidd928bf2018-01-10 16:03:34 +0530192 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530193 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200194 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100195 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200196 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100197
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200198config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100199 bool "sun8i (Allwinner A23)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530200 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800201 select CPU_V7_HAS_NONSEC
202 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900203 select ARCH_SUPPORT_PSCI
Jagan Tekiaf303932018-01-10 16:15:14 +0530204 select DRAM_SUN8I_A23
Jagan Tekidd322812018-05-07 13:03:38 +0530205 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200206 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100207 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800208 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500209 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100210
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530211config MACH_SUN8I_A33
212 bool "sun8i (Allwinner A33)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530213 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800214 select CPU_V7_HAS_NONSEC
215 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900216 select ARCH_SUPPORT_PSCI
Jagan Tekic335e992018-01-10 16:17:39 +0530217 select DRAM_SUN8I_A33
Jagan Tekidd322812018-05-07 13:03:38 +0530218 select PHY_SUN4I_USB
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530219 select SUNXI_GEN_SUN6I
220 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800221 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500222 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530223
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800224config MACH_SUN8I_A83T
225 bool "sun8i (Allwinner A83T)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530226 select CPU_V7A
Jagan Teki0354f4b2018-01-10 16:20:26 +0530227 select DRAM_SUN8I_A83T
Jagan Tekidd322812018-05-07 13:03:38 +0530228 select PHY_SUN4I_USB
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800229 select SUNXI_GEN_SUN6I
Maxime Ripard343ff162017-08-23 12:03:42 +0200230 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhick2a8882e2018-11-09 20:41:44 -0800231 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800232 select SUPPORT_SPL
233
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100234config MACH_SUN8I_H3
235 bool "sun8i (Allwinner H3)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530236 select CPU_V7A
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800237 select CPU_V7_HAS_NONSEC
238 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900239 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000240 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800241 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100242
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800243config MACH_SUN8I_R40
244 bool "sun8i (Allwinner R40)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530245 select CPU_V7A
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800246 select CPU_V7_HAS_NONSEC
247 select CPU_V7_HAS_VIRT
248 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800249 select SUNXI_GEN_SUN6I
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800250 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800251 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800252 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800253
Icenowy Zhengc1994892017-04-08 15:30:12 +0800254config MACH_SUN8I_V3S
255 bool "sun8i (Allwinner V3s)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530256 select CPU_V7A
Icenowy Zhengc1994892017-04-08 15:30:12 +0800257 select CPU_V7_HAS_NONSEC
258 select CPU_V7_HAS_VIRT
259 select ARCH_SUPPORT_PSCI
260 select SUNXI_GEN_SUN6I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800261 select SUNXI_DRAM_DW
262 select SUNXI_DRAM_DW_16BIT
263 select SUPPORT_SPL
Icenowy Zhengc1994892017-04-08 15:30:12 +0800264 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
265
Hans de Goede1871a8c2015-01-13 19:25:06 +0100266config MACH_SUN9I
267 bool "sun9i (Allwinner A80)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530268 select CPU_V7A
Jagan Teki7d0b1652018-03-17 00:18:01 +0530269 select DRAM_SUN9I
Jagan Teki63928fa2018-01-11 13:23:02 +0530270 select SUN6I_PRCM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100271 select SUNXI_GEN_SUN6I
Jagan Teki6f6f8832018-01-11 13:23:52 +0530272 select SUN8I_RSB
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800273 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100274
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800275config MACH_SUN50I
276 bool "sun50i (Allwinner A64)"
277 select ARM64
Jagan Teki7945caf2019-10-16 18:08:26 +0530278 select SPI
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200279 select DM_I2C
Jagan Teki7945caf2019-10-16 18:08:26 +0530280 select DM_SPI if SPI
281 select DM_SPI_FLASH
Jagan Tekidd322812018-05-07 13:03:38 +0530282 select PHY_SUN4I_USB
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800283 select SUN6I_PRCM
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200284 select SUNXI_DE2
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800285 select SUNXI_GEN_SUN6I
Vasily Khoruzhick0e21a2f2018-11-09 20:41:46 -0800286 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000287 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800288 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800289 select SUNXI_DRAM_DW_32BIT
Andre Przywarad29adf82017-04-26 01:32:48 +0100290 select FIT
291 select SPL_LOAD_FIT
Andre Przywarabe0d2172018-06-27 01:42:53 +0100292 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800293
Andre Przywara997bde62017-02-16 01:20:28 +0000294config MACH_SUN50I_H5
295 bool "sun50i (Allwinner H5)"
296 select ARM64
297 select MACH_SUNXI_H3_H5
Andre Przywarad29adf82017-04-26 01:32:48 +0100298 select FIT
299 select SPL_LOAD_FIT
Andre Przywara997bde62017-02-16 01:20:28 +0000300
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800301config MACH_SUN50I_H6
302 bool "sun50i (Allwinner H6)"
303 select ARM64
304 select SUPPORT_SPL
305 select FIT
Andre Przywaraf96238e2019-06-23 15:09:50 +0100306 select PHY_SUN4I_USB
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800307 select SPL_LOAD_FIT
308 select DRAM_SUN50I_H6
309
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100310endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800311
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200312# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
313config MACH_SUN8I
314 bool
Jagan Teki6f6f8832018-01-11 13:23:52 +0530315 select SUN8I_RSB
Jagan Teki63928fa2018-01-11 13:23:02 +0530316 select SUN6I_PRCM
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800317 default y if MACH_SUN8I_A23
318 default y if MACH_SUN8I_A33
319 default y if MACH_SUN8I_A83T
320 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800321 default y if MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800322 default y if MACH_SUN8I_V3S
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200323
Andre Przywarab5402d12017-01-02 11:48:35 +0000324config RESERVE_ALLWINNER_BOOT0_HEADER
325 bool "reserve space for Allwinner boot0 header"
326 select ENABLE_ARM_SOC_BOOT0_HOOK
327 ---help---
328 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
329 filled with magic values post build. The Allwinner provided boot0
330 blob relies on this information to load and execute U-Boot.
331 Only needed on 64-bit Allwinner boards so far when using boot0.
332
Andre Przywara83843c92017-01-02 11:48:36 +0000333config ARM_BOOT_HOOK_RMR
334 bool
335 depends on ARM64
336 default y
337 select ENABLE_ARM_SOC_BOOT0_HOOK
338 ---help---
339 Insert some ARM32 code at the very beginning of the U-Boot binary
340 which uses an RMR register write to bring the core into AArch64 mode.
341 The very first instruction acts as a switch, since it's carefully
342 chosen to be a NOP in one mode and a branch in the other, so the
343 code would only be executed if not already in AArch64.
344 This allows both the SPL and the U-Boot proper to be entered in
345 either mode and switch to AArch64 if needed.
346
Andre Przywara770b85a2019-07-15 02:27:06 +0100347if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800348config SUNXI_DRAM_DDR3
349 bool
350
Icenowy Zheng67337e62017-06-03 17:10:20 +0800351config SUNXI_DRAM_DDR2
352 bool
353
Icenowy Zheng72cc9872017-06-03 17:10:23 +0800354config SUNXI_DRAM_LPDDR3
355 bool
356
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800357choice
358 prompt "DRAM Type and Timing"
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800359 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
360 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800361
362config SUNXI_DRAM_DDR3_1333
363 bool "DDR3 1333"
364 select SUNXI_DRAM_DDR3
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800365 depends on !MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800366 ---help---
367 This option is the original only supported memory type, which suits
368 many H3/H5/A64 boards available now.
369
Icenowy Zhengec4670a2017-06-03 17:10:24 +0800370config SUNXI_DRAM_LPDDR3_STOCK
371 bool "LPDDR3 with Allwinner stock configuration"
372 select SUNXI_DRAM_LPDDR3
373 ---help---
374 This option is the LPDDR3 timing used by the stock boot0 by
375 Allwinner.
376
Andre Przywara770b85a2019-07-15 02:27:06 +0100377config SUNXI_DRAM_H6_LPDDR3
378 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
379 select SUNXI_DRAM_LPDDR3
380 depends on DRAM_SUN50I_H6
381 ---help---
382 This option is the LPDDR3 timing used by the stock boot0 by
383 Allwinner.
384
Andre Przywara7656d392019-07-15 02:27:08 +0100385config SUNXI_DRAM_H6_DDR3_1333
386 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
387 select SUNXI_DRAM_DDR3
388 depends on DRAM_SUN50I_H6
389 ---help---
390 This option is the DDR3 timing used by the boot0 on H6 TV boxes
391 which use a DDR3-1333 timing.
392
Icenowy Zheng67337e62017-06-03 17:10:20 +0800393config SUNXI_DRAM_DDR2_V3S
394 bool "DDR2 found in V3s chip"
395 select SUNXI_DRAM_DDR2
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800396 depends on MACH_SUN8I_V3S
Icenowy Zheng67337e62017-06-03 17:10:20 +0800397 ---help---
398 This option is only for the DDR2 memory chip which is co-packaged in
399 Allwinner V3s SoC.
400
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800401endchoice
402endif
403
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800404config DRAM_TYPE
405 int "sunxi dram type"
406 depends on MACH_SUN8I_A83T
407 default 3
408 ---help---
409 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200410
Hans de Goede37781a12014-11-15 19:46:39 +0100411config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100412 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800413 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800414 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100415 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800416 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
417 MACH_SUN8I_V3S
Andre Przywara52e31822017-01-02 11:48:37 +0000418 default 672 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800419 default 744 if MACH_SUN50I_H6
Hans de Goede37781a12014-11-15 19:46:39 +0100420 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800421 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
422 must be a multiple of 24. For the sun9i (A80), the tested values
423 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100424
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200425if MACH_SUN5I || MACH_SUN7I
426config DRAM_MBUS_CLK
427 int "sunxi mbus clock speed"
428 default 300
429 ---help---
430 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
431
432endif
433
Hans de Goede37781a12014-11-15 19:46:39 +0100434config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100435 int "sunxi dram zq value"
Paul Kocialkowski9c2b0dd2019-03-14 11:36:14 +0100436 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski882b71e2019-03-14 11:36:15 +0100437 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede8ffc4872015-01-17 14:24:55 +0100438 default 127 if MACH_SUN7I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800439 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski882b71e2019-03-14 11:36:15 +0100440 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800441 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000442 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100443 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100444 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100445
Hans de Goede8975cdf2015-05-13 15:00:46 +0200446config DRAM_ODT_EN
447 bool "sunxi dram odt enable"
Hans de Goede8975cdf2015-05-13 15:00:46 +0200448 default y if MACH_SUN8I_A23
Paul Kocialkowski9d0f9e82019-03-14 11:36:16 +0100449 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800450 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000451 default y if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800452 default y if MACH_SUN50I_H6
Hans de Goede8975cdf2015-05-13 15:00:46 +0200453 ---help---
454 Select this to enable dram odt (on die termination).
455
Hans de Goede8ffc4872015-01-17 14:24:55 +0100456if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
457config DRAM_EMR1
458 int "sunxi dram emr1 value"
459 default 0 if MACH_SUN4I
460 default 4 if MACH_SUN5I || MACH_SUN7I
461 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100462 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200463
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200464config DRAM_TPR3
465 hex "sunxi dram tpr3 value"
466 default 0
467 ---help---
468 Set the dram controller tpr3 parameter. This parameter configures
469 the delay on the command lane and also phase shifts, which are
470 applied for sampling incoming read data. The default value 0
471 means that no phase/delay adjustments are necessary. Properly
472 configuring this parameter increases reliability at high DRAM
473 clock speeds.
474
475config DRAM_DQS_GATING_DELAY
476 hex "sunxi dram dqs_gating_delay value"
477 default 0
478 ---help---
479 Set the dram controller dqs_gating_delay parmeter. Each byte
480 encodes the DQS gating delay for each byte lane. The delay
481 granularity is 1/4 cycle. For example, the value 0x05060606
482 means that the delay is 5 quarter-cycles for one lane (1.25
483 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
484 The default value 0 means autodetection. The results of hardware
485 autodetection are not very reliable and depend on the chip
486 temperature (sometimes producing different results on cold start
487 and warm reboot). But the accuracy of hardware autodetection
488 is usually good enough, unless running at really high DRAM
489 clocks speeds (up to 600MHz). If unsure, keep as 0.
490
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200491choice
492 prompt "sunxi dram timings"
493 default DRAM_TIMINGS_VENDOR_MAGIC
494 ---help---
495 Select the timings of the DDR3 chips.
496
497config DRAM_TIMINGS_VENDOR_MAGIC
498 bool "Magic vendor timings from Android"
499 ---help---
500 The same DRAM timings as in the Allwinner boot0 bootloader.
501
502config DRAM_TIMINGS_DDR3_1066F_1333H
503 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
504 ---help---
505 Use the timings of the standard JEDEC DDR3-1066F speed bin for
506 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
507 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
508 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
509 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
510 that down binning to DDR3-1066F is supported (because DDR3-1066F
511 uses a bit faster timings than DDR3-1333H).
512
513config DRAM_TIMINGS_DDR3_800E_1066G_1333J
514 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
515 ---help---
516 Use the timings of the slowest possible JEDEC speed bin for the
517 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
518 DDR3-800E, DDR3-1066G or DDR3-1333J.
519
520endchoice
521
Hans de Goede37781a12014-11-15 19:46:39 +0100522endif
523
Hans de Goede8975cdf2015-05-13 15:00:46 +0200524if MACH_SUN8I_A23
525config DRAM_ODT_CORRECTION
526 int "sunxi dram odt correction value"
527 default 0
528 ---help---
529 Set the dram odt correction value (range -255 - 255). In allwinner
530 fex files, this option is found in bits 8-15 of the u32 odt_en variable
531 in the [dram] section. When bit 31 of the odt_en variable is set
532 then the correction is negative. Usually the value for this is 0.
533endif
534
Iain Patone71b4222015-03-28 10:26:38 +0000535config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800536 default 1008000000 if MACH_SUN4I
537 default 1008000000 if MACH_SUN5I
538 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000539 default 912000000 if MACH_SUN7I
Icenowy Zheng3cfecee2017-10-31 07:36:28 +0800540 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800541 default 1008000000 if MACH_SUN8I
542 default 1008000000 if MACH_SUN9I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800543 default 888000000 if MACH_SUN50I_H6
Iain Patone71b4222015-03-28 10:26:38 +0000544
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800545config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100546 default "sun4i" if MACH_SUN4I
547 default "sun5i" if MACH_SUN5I
548 default "sun6i" if MACH_SUN6I
549 default "sun7i" if MACH_SUN7I
550 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100551 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200552 default "sun50i" if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800553 default "sun50i" if MACH_SUN50I_H6
Hans de Goede6ae66f22014-08-01 09:28:24 +0200554
Masahiro Yamadadd840582014-07-30 14:08:14 +0900555config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900556 default "sunxi"
557
558config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900559 default "sunxi"
560
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200561config UART0_PORT_F
562 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200563 default n
564 ---help---
565 Repurpose the SD card slot for getting access to the UART0 serial
566 console. Primarily useful only for low level u-boot debugging on
567 tablets, where normal UART0 is difficult to access and requires
568 device disassembly and/or soldering. As the SD card can't be used
569 at the same time, the system can be only booted in the FEL mode.
570 Only enable this if you really know what you are doing.
571
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200572config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900573 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200574 default n
575 ---help---
576 Set this to enable various workarounds for old kernels, this results in
577 sub-optimal settings for newer kernels, only enable if needed.
578
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200579config MACPWR
580 string "MAC power pin"
581 default ""
582 help
583 Set the pin used to power the MAC. This takes a string in the format
584 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
585
Hans de Goedecd821132014-10-02 20:29:26 +0200586config MMC0_CD_PIN
587 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000588 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200589 default ""
590 ---help---
591 Set the card detect pin for mmc0, leave empty to not use cd. This
592 takes a string in the format understood by sunxi_name_to_gpio, e.g.
593 PH1 for pin 1 of port H.
594
595config MMC1_CD_PIN
596 string "Card detect pin for mmc1"
597 default ""
598 ---help---
599 See MMC0_CD_PIN help text.
600
601config MMC2_CD_PIN
602 string "Card detect pin for mmc2"
603 default ""
604 ---help---
605 See MMC0_CD_PIN help text.
606
607config MMC3_CD_PIN
608 string "Card detect pin for mmc3"
609 default ""
610 ---help---
611 See MMC0_CD_PIN help text.
612
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100613config MMC1_PINS
614 string "Pins for mmc1"
615 default ""
616 ---help---
617 Set the pins used for mmc1, when applicable. This takes a string in the
618 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
619
620config MMC2_PINS
621 string "Pins for mmc2"
622 default ""
623 ---help---
624 See MMC1_PINS help text.
625
626config MMC3_PINS
627 string "Pins for mmc3"
628 default ""
629 ---help---
630 See MMC1_PINS help text.
631
Hans de Goede2ccfac02014-10-02 20:43:50 +0200632config MMC_SUNXI_SLOT_EXTRA
633 int "mmc extra slot number"
634 default -1
635 ---help---
636 sunxi builds always enable mmc0, some boards also have a second sdcard
637 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
638 support for this.
639
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200640config INITIAL_USB_SCAN_DELAY
641 int "delay initial usb scan by x ms to allow builtin devices to init"
642 default 0
643 ---help---
644 Some boards have on board usb devices which need longer than the
645 USB spec's 1 second to connect from board powerup. Set this config
646 option to a non 0 value to add an extra delay before the first usb
647 bus scan.
648
Hans de Goede4458b7a2015-01-07 15:26:06 +0100649config USB0_VBUS_PIN
650 string "Vbus enable pin for usb0 (otg)"
651 default ""
652 ---help---
653 Set the Vbus enable pin for usb0 (otg). This takes a string in the
654 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
655
Hans de Goede52defe82015-02-16 22:13:43 +0100656config USB0_VBUS_DET
657 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100658 default ""
659 ---help---
660 Set the Vbus detect pin for usb0 (otg). This takes a string in the
661 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
662
Hans de Goede48c06c92015-06-14 17:29:53 +0200663config USB0_ID_DET
664 string "ID detect pin for usb0 (otg)"
665 default ""
666 ---help---
667 Set the ID detect pin for usb0 (otg). This takes a string in the
668 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
669
Hans de Goede115200c2014-11-07 16:09:00 +0100670config USB1_VBUS_PIN
671 string "Vbus enable pin for usb1 (ehci0)"
672 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100673 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100674 ---help---
675 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
676 a string in the format understood by sunxi_name_to_gpio, e.g.
677 PH1 for pin 1 of port H.
678
679config USB2_VBUS_PIN
680 string "Vbus enable pin for usb2 (ehci1)"
681 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100682 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100683 ---help---
684 See USB1_VBUS_PIN help text.
685
Hans de Goede60fa6302016-03-18 08:42:01 +0100686config USB3_VBUS_PIN
687 string "Vbus enable pin for usb3 (ehci2)"
688 default ""
689 ---help---
690 See USB1_VBUS_PIN help text.
691
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200692config I2C0_ENABLE
693 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800694 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200695 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200696 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200697 ---help---
698 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
699 its clock and setting up the bus. This is especially useful on devices
700 with slaves connected to the bus or with pins exposed through e.g. an
701 expansion port/header.
702
703config I2C1_ENABLE
704 bool "Enable I2C/TWI controller 1"
705 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200706 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200707 ---help---
708 See I2C0_ENABLE help text.
709
710config I2C2_ENABLE
711 bool "Enable I2C/TWI controller 2"
712 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200713 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200714 ---help---
715 See I2C0_ENABLE help text.
716
717if MACH_SUN6I || MACH_SUN7I
718config I2C3_ENABLE
719 bool "Enable I2C/TWI controller 3"
720 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200721 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200722 ---help---
723 See I2C0_ENABLE help text.
724endif
725
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100726if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100727config R_I2C_ENABLE
728 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100729 # This is used for the pmic on H3
730 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200731 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100732 ---help---
733 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100734endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100735
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200736if MACH_SUN7I
737config I2C4_ENABLE
738 bool "Enable I2C/TWI controller 4"
739 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200740 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200741 ---help---
742 See I2C0_ENABLE help text.
743endif
744
Hans de Goede2fcf0332015-04-25 17:25:14 +0200745config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900746 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200747 default n
748 ---help---
749 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
750
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800751config VIDEO_SUNXI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900752 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800753 depends on !MACH_SUN8I_A83T
754 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800755 depends on !MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800756 depends on !MACH_SUN8I_V3S
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800757 depends on !MACH_SUN9I
758 depends on !MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800759 depends on !MACH_SUN50I_H6
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800760 select VIDEO
Icenowy Zhengf6bdddc2017-10-26 11:14:46 +0800761 imply VIDEO_DT_SIMPLEFB
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200762 default y
763 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100764 Say Y here to add support for using a cfb console on the HDMI, LCD
765 or VGA output found on most sunxi devices. See doc/README.video for
766 info on how to select the video output and mode.
767
Hans de Goede2fbf0912014-12-23 23:04:35 +0100768config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900769 bool "HDMI output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800770 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goede2fbf0912014-12-23 23:04:35 +0100771 default y
772 ---help---
773 Say Y here to add support for outputting video over HDMI.
774
Hans de Goeded9786d22014-12-25 13:58:06 +0100775config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900776 bool "VGA output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800777 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goeded9786d22014-12-25 13:58:06 +0100778 default n
779 ---help---
780 Say Y here to add support for outputting video over VGA.
781
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100782config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900783 bool "VGA via LCD controller support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800784 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100785 default n
786 ---help---
787 Say Y here to add support for external DACs connected to the parallel
788 LCD interface driving a VGA connector, such as found on the
789 Olimex A13 boards.
790
Hans de Goedefb75d972015-01-25 15:33:07 +0100791config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900792 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100793 depends on VIDEO_VGA_VIA_LCD
794 default n
795 ---help---
796 Say Y here if you've a board which uses opendrain drivers for the vga
797 hsync and vsync signals. Opendrain drivers cannot generate steep enough
798 positive edges for a stable video output, so on boards with opendrain
799 drivers the sync signals must always be active high.
800
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800801config VIDEO_VGA_EXTERNAL_DAC_EN
802 string "LCD panel power enable pin"
803 depends on VIDEO_VGA_VIA_LCD
804 default ""
805 ---help---
806 Set the enable pin for the external VGA DAC. This takes a string in the
807 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
808
Hans de Goede39920c82015-08-03 19:20:26 +0200809config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900810 bool "Composite video output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800811 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goede39920c82015-08-03 19:20:26 +0200812 default n
813 ---help---
814 Say Y here to add support for outputting composite video.
815
Hans de Goede2dae8002014-12-21 16:28:32 +0100816config VIDEO_LCD_MODE
817 string "LCD panel timing details"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800818 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100819 default ""
820 ---help---
821 LCD panel timing details string, leave empty if there is no LCD panel.
822 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
823 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200824 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100825
Hans de Goede65150322015-01-13 13:21:46 +0100826config VIDEO_LCD_DCLK_PHASE
827 int "LCD panel display clock phase"
Vasily Khoruzhick1d7eef32017-10-26 21:51:52 -0700828 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede65150322015-01-13 13:21:46 +0100829 default 1
830 ---help---
831 Select LCD panel display clock phase shift, range 0-3.
832
Hans de Goede2dae8002014-12-21 16:28:32 +0100833config VIDEO_LCD_POWER
834 string "LCD panel power enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800835 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100836 default ""
837 ---help---
838 Set the power enable pin for the LCD panel. This takes a string in the
839 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
840
Hans de Goede242e3d82015-02-16 17:26:41 +0100841config VIDEO_LCD_RESET
842 string "LCD panel reset pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800843 depends on VIDEO_SUNXI
Hans de Goede242e3d82015-02-16 17:26:41 +0100844 default ""
845 ---help---
846 Set the reset pin for the LCD panel. This takes a string in the format
847 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
848
Hans de Goede2dae8002014-12-21 16:28:32 +0100849config VIDEO_LCD_BL_EN
850 string "LCD panel backlight enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800851 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100852 default ""
853 ---help---
854 Set the backlight enable pin for the LCD panel. This takes a string in the
855 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
856 port H.
857
858config VIDEO_LCD_BL_PWM
859 string "LCD panel backlight pwm pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800860 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100861 default ""
862 ---help---
863 Set the backlight pwm pin for the LCD panel. This takes a string in the
864 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200865
Hans de Goedea7403ae2015-01-22 21:02:42 +0100866config VIDEO_LCD_BL_PWM_ACTIVE_LOW
867 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800868 depends on VIDEO_SUNXI
Hans de Goedea7403ae2015-01-22 21:02:42 +0100869 default y
870 ---help---
871 Set this if the backlight pwm output is active low.
872
Hans de Goede55410082015-02-16 17:23:25 +0100873config VIDEO_LCD_PANEL_I2C
874 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800875 depends on VIDEO_SUNXI
Hans de Goede1fc42012015-03-07 12:00:02 +0100876 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200877 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100878 ---help---
879 Say y here if the LCD panel needs to be configured via i2c. This
880 will add a bitbang i2c controller using gpios to talk to the LCD.
881
882config VIDEO_LCD_PANEL_I2C_SDA
883 string "LCD panel i2c interface SDA pin"
884 depends on VIDEO_LCD_PANEL_I2C
885 default "PG12"
886 ---help---
887 Set the SDA pin for the LCD i2c interface. This takes a string in the
888 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
889
890config VIDEO_LCD_PANEL_I2C_SCL
891 string "LCD panel i2c interface SCL pin"
892 depends on VIDEO_LCD_PANEL_I2C
893 default "PG10"
894 ---help---
895 Set the SCL pin for the LCD i2c interface. This takes a string in the
896 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
897
Hans de Goede213480e2015-01-01 22:04:34 +0100898
899# Note only one of these may be selected at a time! But hidden choices are
900# not supported by Kconfig
901config VIDEO_LCD_IF_PARALLEL
902 bool
903
904config VIDEO_LCD_IF_LVDS
905 bool
906
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200907config SUNXI_DE2
908 bool
909 default n
910
Jernej Skrabec56009452017-03-27 19:22:32 +0200911config VIDEO_DE2
912 bool "Display Engine 2 video driver"
913 depends on SUNXI_DE2
914 select DM_VIDEO
915 select DISPLAY
Icenowy Zhengbe5b96f2017-10-26 11:14:47 +0800916 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec56009452017-03-27 19:22:32 +0200917 default y
918 ---help---
919 Say y here if you want to build DE2 video driver which is present on
920 newer SoCs. Currently only HDMI output is supported.
921
Hans de Goede213480e2015-01-01 22:04:34 +0100922
923choice
924 prompt "LCD panel support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800925 depends on VIDEO_SUNXI
Hans de Goede213480e2015-01-01 22:04:34 +0100926 ---help---
927 Select which type of LCD panel to support.
928
929config VIDEO_LCD_PANEL_PARALLEL
930 bool "Generic parallel interface LCD panel"
931 select VIDEO_LCD_IF_PARALLEL
932
933config VIDEO_LCD_PANEL_LVDS
934 bool "Generic lvds interface LCD panel"
935 select VIDEO_LCD_IF_LVDS
936
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200937config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
938 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
939 select VIDEO_LCD_SSD2828
940 select VIDEO_LCD_IF_PARALLEL
941 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200942 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
943
944config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
945 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
946 select VIDEO_LCD_ANX9804
947 select VIDEO_LCD_IF_PARALLEL
948 select VIDEO_LCD_PANEL_I2C
949 ---help---
950 Select this for eDP LCD panels with 4 lanes running at 1.62G,
951 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200952
Hans de Goede27515b22015-01-20 09:23:36 +0100953config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
954 bool "Hitachi tx18d42vm LCD panel"
955 select VIDEO_LCD_HITACHI_TX18D42VM
956 select VIDEO_LCD_IF_LVDS
957 ---help---
958 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
959
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100960config VIDEO_LCD_TL059WV5C0
961 bool "tl059wv5c0 LCD panel"
962 select VIDEO_LCD_PANEL_I2C
963 select VIDEO_LCD_IF_PARALLEL
964 ---help---
965 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
966 Aigo M60/M608/M606 tablets.
967
Hans de Goede213480e2015-01-01 22:04:34 +0100968endchoice
969
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200970config SATAPWR
971 string "SATA power pin"
972 default ""
973 help
974 Set the pins used to power the SATA. This takes a string in the
975 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
976 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100977
Hans de Goedec13f60d2015-01-25 12:10:48 +0100978config GMAC_TX_DELAY
979 int "GMAC Transmit Clock Delay Chain"
980 default 0
981 ---help---
982 Set the GMAC Transmit Clock Delay Chain value.
983
Hans de Goedeff42d102015-09-13 13:02:48 +0200984config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800985 default 0x4fe00000 if MACH_SUN4I
986 default 0x4fe00000 if MACH_SUN5I
987 default 0x4fe00000 if MACH_SUN6I
988 default 0x4fe00000 if MACH_SUN7I
989 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200990 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800991 default 0x4fe00000 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800992 default 0x4fe00000 if MACH_SUN50I_H6
Hans de Goedeff42d102015-09-13 13:02:48 +0200993
Jagan Tekic2a7a7e2018-02-06 22:42:56 +0530994config SPL_SPI_SUNXI
995 bool "Support for SPI Flash on Allwinner SoCs in SPL"
996 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
997 help
998 Enable support for SPI Flash. This option allows SPL to read from
999 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1000 not need any extra configuration.
1001
Icenowy Zhengc6c2c852018-10-25 17:23:02 +08001002config PINE64_DT_SELECTION
1003 bool "Enable Pine64 device tree selection code"
1004 depends on MACH_SUN50I
1005 help
1006 The original Pine A64 and Pine A64+ are similar but different
1007 boards and can be differed by the DRAM size. Pine A64 has
1008 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1009 option, the device tree selection code specific to Pine64 which
1010 utilizes the DRAM size will be enabled.
1011
Masahiro Yamadadd840582014-07-30 14:08:14 +09001012endif