blob: be0822bfb7d255102d15148e3c6bb180dec361f5 [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsichb5299932017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Tekidd928bf2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Tekifdfa9342018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Tekiaf303932018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekic335e992018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki0354f4b2018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki7d0b1652018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zhengda261652018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jagan Teki71d9edf2018-01-11 13:21:58 +053051config SUN6I_P2WI
52 bool "Allwinner sun6i internal P2WI controller"
53 help
54 If you say yes to this option, support will be included for the
55 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56 SOCs.
57 The P2WI looks like an SMBus controller (which supports only byte
58 accesses), except that it only supports one slave device.
59 This interface is used to connect to specific PMIC devices (like the
60 AXP221).
61
Jagan Teki2aa697a2018-01-11 13:21:15 +053062config SUN6I_PRCM
63 bool
64 help
65 Support for the PRCM (Power/Reset/Clock Management) unit available
66 in A31 SoC.
67
Jagan Teki735fb252018-02-14 22:28:30 +053068config AXP_PMIC_BUS
69 bool "Sunxi AXP PMIC bus access helpers"
70 help
71 Select this PMIC bus access helpers for Sunxi platform PRCM or other
72 AXP family PMIC devices.
73
Jagan Teki6f6f8832018-01-11 13:23:52 +053074config SUN8I_RSB
75 bool "Allwinner sunXi Reduced Serial Bus Driver"
76 help
77 Say y here to enable support for Allwinner's Reduced Serial Bus
78 (RSB) support. This controller is responsible for communicating
79 with various RSB based devices, such as AXP223, AXP8XX PMICs,
80 and AC100/AC200 ICs.
81
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080082config SUNXI_SRAM_ADDRESS
83 hex
84 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Icenowy Zheng6f796a92018-07-21 16:20:31 +080085 default 0x20000 if MACH_SUN50I_H6
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080086 default 0x0
Andre Przywarabc613d82017-02-16 01:20:23 +000087 ---help---
88 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
89 with the first SRAM region being located at address 0.
90 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zhengcadc7c22018-07-21 16:20:20 +080091 SRAM to a different address.
Andre Przywarabc613d82017-02-16 01:20:23 +000092
Andre Przywarabe0d2172018-06-27 01:42:53 +010093config SUNXI_A64_TIMER_ERRATUM
94 bool
95
Hans de Goede44d8ae52015-04-06 20:33:34 +020096# Note only one of these may be selected at a time! But hidden choices are
97# not supported by Kconfig
98config SUNXI_GEN_SUN4I
99 bool
100 ---help---
101 Select this for sunxi SoCs which have resets and clocks set up
102 as the original A10 (mach-sun4i).
103
104config SUNXI_GEN_SUN6I
105 bool
106 ---help---
107 Select this for sunxi SoCs which have sun6i like periphery, like
108 separate ahb reset control registers, custom pmic bus, new style
109 watchdog, etc.
110
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800111config SUNXI_DRAM_DW
112 bool
113 ---help---
114 Select this for sunxi SoCs which uses a DRAM controller like the
115 DesignWare controller used in H3, mainly SoCs after H3, which do
116 not have official open-source DRAM initialization code, but can
117 use modified H3 DRAM initialization code.
Hans de Goede44d8ae52015-04-06 20:33:34 +0200118
Icenowy Zheng87098d72017-06-03 17:10:16 +0800119if SUNXI_DRAM_DW
120config SUNXI_DRAM_DW_16BIT
121 bool
122 ---help---
123 Select this for sunxi SoCs with DesignWare DRAM controller and
124 have only 16-bit memory buswidth.
125
126config SUNXI_DRAM_DW_32BIT
127 bool
128 ---help---
129 Select this for sunxi SoCs with DesignWare DRAM controller with
130 32-bit memory buswidth.
131endif
132
Andre Przywara7b82a222017-02-16 01:20:27 +0000133config MACH_SUNXI_H3_H5
134 bool
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200135 select DM_I2C
Jagan Tekidd322812018-05-07 13:03:38 +0530136 select PHY_SUN4I_USB
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200137 select SUNXI_DE2
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800138 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800139 select SUNXI_DRAM_DW_32BIT
Andre Przywara7b82a222017-02-16 01:20:27 +0000140 select SUNXI_GEN_SUN6I
141 select SUPPORT_SPL
142
Icenowy Zhengf8aa3f82018-10-25 17:23:06 +0800143# TODO: try out A80's 8GiB DRAM space
144config SUNXI_DRAM_MAX_SIZE
145 hex
146 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
147 default 0x80000000
148
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100149choice
150 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +0200151 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100152
Ian Campbellc3be2792014-10-24 21:20:45 +0100153config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100154 bool "sun4i (Allwinner A10)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530155 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000156 select ARM_CORTEX_CPU_IS_UP
Jagan Tekidd322812018-05-07 13:03:38 +0530157 select PHY_SUN4I_USB
Jagan Tekidd928bf2018-01-10 16:03:34 +0530158 select DRAM_SUN4I
Hans de Goede44d8ae52015-04-06 20:33:34 +0200159 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100160 select SUPPORT_SPL
161
Ian Campbellc3be2792014-10-24 21:20:45 +0100162config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100163 bool "sun5i (Allwinner A13)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530164 select CPU_V7A
Andre Przywara85db5832017-02-16 01:20:21 +0000165 select ARM_CORTEX_CPU_IS_UP
Jagan Tekidd928bf2018-01-10 16:03:34 +0530166 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530167 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200168 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100169 select SUPPORT_SPL
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500170 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100171
Ian Campbellc3be2792014-10-24 21:20:45 +0100172config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100173 bool "sun6i (Allwinner A31)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530174 select CPU_V7A
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800175 select CPU_V7_HAS_NONSEC
176 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900177 select ARCH_SUPPORT_PSCI
Jagan Tekifdfa9342018-03-17 00:16:36 +0530178 select DRAM_SUN6I
Jagan Tekidd322812018-05-07 13:03:38 +0530179 select PHY_SUN4I_USB
Jagan Teki71d9edf2018-01-11 13:21:58 +0530180 select SUN6I_P2WI
Jagan Teki2aa697a2018-01-11 13:21:15 +0530181 select SUN6I_PRCM
Hans de Goede44d8ae52015-04-06 20:33:34 +0200182 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +0200183 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +0800184 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100185
Ian Campbellc3be2792014-10-24 21:20:45 +0100186config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100187 bool "sun7i (Allwinner A20)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530188 select CPU_V7A
Hans de Goedeea624e12014-11-14 09:34:30 +0100189 select CPU_V7_HAS_NONSEC
190 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900191 select ARCH_SUPPORT_PSCI
Jagan Tekidd928bf2018-01-10 16:03:34 +0530192 select DRAM_SUN4I
Jagan Tekidd322812018-05-07 13:03:38 +0530193 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200194 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100195 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200196 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100197
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200198config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100199 bool "sun8i (Allwinner A23)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530200 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800201 select CPU_V7_HAS_NONSEC
202 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900203 select ARCH_SUPPORT_PSCI
Jagan Tekiaf303932018-01-10 16:15:14 +0530204 select DRAM_SUN8I_A23
Jagan Tekidd322812018-05-07 13:03:38 +0530205 select PHY_SUN4I_USB
Hans de Goede44d8ae52015-04-06 20:33:34 +0200206 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100207 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800208 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500209 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100210
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530211config MACH_SUN8I_A33
212 bool "sun8i (Allwinner A33)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530213 select CPU_V7A
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800214 select CPU_V7_HAS_NONSEC
215 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900216 select ARCH_SUPPORT_PSCI
Jagan Tekic335e992018-01-10 16:17:39 +0530217 select DRAM_SUN8I_A33
Jagan Tekidd322812018-05-07 13:03:38 +0530218 select PHY_SUN4I_USB
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530219 select SUNXI_GEN_SUN6I
220 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800221 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500222 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530223
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800224config MACH_SUN8I_A83T
225 bool "sun8i (Allwinner A83T)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530226 select CPU_V7A
Jagan Teki0354f4b2018-01-10 16:20:26 +0530227 select DRAM_SUN8I_A83T
Jagan Tekidd322812018-05-07 13:03:38 +0530228 select PHY_SUN4I_USB
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800229 select SUNXI_GEN_SUN6I
Maxime Ripard343ff162017-08-23 12:03:42 +0200230 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhick2a8882e2018-11-09 20:41:44 -0800231 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800232 select SUPPORT_SPL
233
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100234config MACH_SUN8I_H3
235 bool "sun8i (Allwinner H3)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530236 select CPU_V7A
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800237 select CPU_V7_HAS_NONSEC
238 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900239 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000240 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800241 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100242
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800243config MACH_SUN8I_R40
244 bool "sun8i (Allwinner R40)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530245 select CPU_V7A
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800246 select CPU_V7_HAS_NONSEC
247 select CPU_V7_HAS_VIRT
248 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800249 select SUNXI_GEN_SUN6I
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800250 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800251 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800252 select SUNXI_DRAM_DW_32BIT
Andre Przywaraa2f729f2020-01-01 23:44:48 +0000253 select PHY_SUN4I_USB
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800254
Icenowy Zhengc1994892017-04-08 15:30:12 +0800255config MACH_SUN8I_V3S
256 bool "sun8i (Allwinner V3s)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530257 select CPU_V7A
Icenowy Zhengc1994892017-04-08 15:30:12 +0800258 select CPU_V7_HAS_NONSEC
259 select CPU_V7_HAS_VIRT
260 select ARCH_SUPPORT_PSCI
261 select SUNXI_GEN_SUN6I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800262 select SUNXI_DRAM_DW
263 select SUNXI_DRAM_DW_16BIT
264 select SUPPORT_SPL
Icenowy Zhengc1994892017-04-08 15:30:12 +0800265 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
266
Hans de Goede1871a8c2015-01-13 19:25:06 +0100267config MACH_SUN9I
268 bool "sun9i (Allwinner A80)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530269 select CPU_V7A
Jagan Teki7d0b1652018-03-17 00:18:01 +0530270 select DRAM_SUN9I
Jagan Teki63928fa2018-01-11 13:23:02 +0530271 select SUN6I_PRCM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100272 select SUNXI_GEN_SUN6I
Jagan Teki6f6f8832018-01-11 13:23:52 +0530273 select SUN8I_RSB
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800274 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100275
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800276config MACH_SUN50I
277 bool "sun50i (Allwinner A64)"
278 select ARM64
Jagan Teki7945caf2019-10-16 18:08:26 +0530279 select SPI
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200280 select DM_I2C
Jagan Teki7945caf2019-10-16 18:08:26 +0530281 select DM_SPI if SPI
282 select DM_SPI_FLASH
Jagan Tekidd322812018-05-07 13:03:38 +0530283 select PHY_SUN4I_USB
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800284 select SUN6I_PRCM
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200285 select SUNXI_DE2
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800286 select SUNXI_GEN_SUN6I
Vasily Khoruzhick0e21a2f2018-11-09 20:41:46 -0800287 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000288 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800289 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800290 select SUNXI_DRAM_DW_32BIT
Andre Przywarad29adf82017-04-26 01:32:48 +0100291 select FIT
292 select SPL_LOAD_FIT
Andre Przywarabe0d2172018-06-27 01:42:53 +0100293 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800294
Andre Przywara997bde62017-02-16 01:20:28 +0000295config MACH_SUN50I_H5
296 bool "sun50i (Allwinner H5)"
297 select ARM64
298 select MACH_SUNXI_H3_H5
Andre Przywarad29adf82017-04-26 01:32:48 +0100299 select FIT
300 select SPL_LOAD_FIT
Andre Przywara997bde62017-02-16 01:20:28 +0000301
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800302config MACH_SUN50I_H6
303 bool "sun50i (Allwinner H6)"
304 select ARM64
305 select SUPPORT_SPL
306 select FIT
Andre Przywaraf96238e2019-06-23 15:09:50 +0100307 select PHY_SUN4I_USB
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800308 select SPL_LOAD_FIT
309 select DRAM_SUN50I_H6
310
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100311endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800312
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200313# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
314config MACH_SUN8I
315 bool
Jagan Teki6f6f8832018-01-11 13:23:52 +0530316 select SUN8I_RSB
Jagan Teki63928fa2018-01-11 13:23:02 +0530317 select SUN6I_PRCM
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800318 default y if MACH_SUN8I_A23
319 default y if MACH_SUN8I_A33
320 default y if MACH_SUN8I_A83T
321 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800322 default y if MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800323 default y if MACH_SUN8I_V3S
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200324
Andre Przywarab5402d12017-01-02 11:48:35 +0000325config RESERVE_ALLWINNER_BOOT0_HEADER
326 bool "reserve space for Allwinner boot0 header"
327 select ENABLE_ARM_SOC_BOOT0_HOOK
328 ---help---
329 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
330 filled with magic values post build. The Allwinner provided boot0
331 blob relies on this information to load and execute U-Boot.
332 Only needed on 64-bit Allwinner boards so far when using boot0.
333
Andre Przywara83843c92017-01-02 11:48:36 +0000334config ARM_BOOT_HOOK_RMR
335 bool
336 depends on ARM64
337 default y
338 select ENABLE_ARM_SOC_BOOT0_HOOK
339 ---help---
340 Insert some ARM32 code at the very beginning of the U-Boot binary
341 which uses an RMR register write to bring the core into AArch64 mode.
342 The very first instruction acts as a switch, since it's carefully
343 chosen to be a NOP in one mode and a branch in the other, so the
344 code would only be executed if not already in AArch64.
345 This allows both the SPL and the U-Boot proper to be entered in
346 either mode and switch to AArch64 if needed.
347
Andre Przywara770b85a2019-07-15 02:27:06 +0100348if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800349config SUNXI_DRAM_DDR3
350 bool
351
Icenowy Zheng67337e62017-06-03 17:10:20 +0800352config SUNXI_DRAM_DDR2
353 bool
354
Icenowy Zheng72cc9872017-06-03 17:10:23 +0800355config SUNXI_DRAM_LPDDR3
356 bool
357
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800358choice
359 prompt "DRAM Type and Timing"
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800360 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
361 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800362
363config SUNXI_DRAM_DDR3_1333
364 bool "DDR3 1333"
365 select SUNXI_DRAM_DDR3
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800366 depends on !MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800367 ---help---
368 This option is the original only supported memory type, which suits
369 many H3/H5/A64 boards available now.
370
Icenowy Zhengec4670a2017-06-03 17:10:24 +0800371config SUNXI_DRAM_LPDDR3_STOCK
372 bool "LPDDR3 with Allwinner stock configuration"
373 select SUNXI_DRAM_LPDDR3
374 ---help---
375 This option is the LPDDR3 timing used by the stock boot0 by
376 Allwinner.
377
Andre Przywara770b85a2019-07-15 02:27:06 +0100378config SUNXI_DRAM_H6_LPDDR3
379 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
380 select SUNXI_DRAM_LPDDR3
381 depends on DRAM_SUN50I_H6
382 ---help---
383 This option is the LPDDR3 timing used by the stock boot0 by
384 Allwinner.
385
Andre Przywara7656d392019-07-15 02:27:08 +0100386config SUNXI_DRAM_H6_DDR3_1333
387 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
388 select SUNXI_DRAM_DDR3
389 depends on DRAM_SUN50I_H6
390 ---help---
391 This option is the DDR3 timing used by the boot0 on H6 TV boxes
392 which use a DDR3-1333 timing.
393
Icenowy Zheng67337e62017-06-03 17:10:20 +0800394config SUNXI_DRAM_DDR2_V3S
395 bool "DDR2 found in V3s chip"
396 select SUNXI_DRAM_DDR2
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800397 depends on MACH_SUN8I_V3S
Icenowy Zheng67337e62017-06-03 17:10:20 +0800398 ---help---
399 This option is only for the DDR2 memory chip which is co-packaged in
400 Allwinner V3s SoC.
401
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800402endchoice
403endif
404
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800405config DRAM_TYPE
406 int "sunxi dram type"
407 depends on MACH_SUN8I_A83T
408 default 3
409 ---help---
410 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200411
Hans de Goede37781a12014-11-15 19:46:39 +0100412config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100413 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800414 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800415 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100416 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800417 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
418 MACH_SUN8I_V3S
Andre Przywara52e31822017-01-02 11:48:37 +0000419 default 672 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800420 default 744 if MACH_SUN50I_H6
Hans de Goede37781a12014-11-15 19:46:39 +0100421 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800422 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
423 must be a multiple of 24. For the sun9i (A80), the tested values
424 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100425
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200426if MACH_SUN5I || MACH_SUN7I
427config DRAM_MBUS_CLK
428 int "sunxi mbus clock speed"
429 default 300
430 ---help---
431 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
432
433endif
434
Hans de Goede37781a12014-11-15 19:46:39 +0100435config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100436 int "sunxi dram zq value"
Paul Kocialkowski9c2b0dd2019-03-14 11:36:14 +0100437 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski882b71e2019-03-14 11:36:15 +0100438 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede8ffc4872015-01-17 14:24:55 +0100439 default 127 if MACH_SUN7I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800440 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski882b71e2019-03-14 11:36:15 +0100441 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800442 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000443 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100444 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100445 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100446
Hans de Goede8975cdf2015-05-13 15:00:46 +0200447config DRAM_ODT_EN
448 bool "sunxi dram odt enable"
Hans de Goede8975cdf2015-05-13 15:00:46 +0200449 default y if MACH_SUN8I_A23
Paul Kocialkowski9d0f9e82019-03-14 11:36:16 +0100450 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800451 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000452 default y if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800453 default y if MACH_SUN50I_H6
Hans de Goede8975cdf2015-05-13 15:00:46 +0200454 ---help---
455 Select this to enable dram odt (on die termination).
456
Hans de Goede8ffc4872015-01-17 14:24:55 +0100457if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
458config DRAM_EMR1
459 int "sunxi dram emr1 value"
460 default 0 if MACH_SUN4I
461 default 4 if MACH_SUN5I || MACH_SUN7I
462 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100463 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200464
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200465config DRAM_TPR3
466 hex "sunxi dram tpr3 value"
467 default 0
468 ---help---
469 Set the dram controller tpr3 parameter. This parameter configures
470 the delay on the command lane and also phase shifts, which are
471 applied for sampling incoming read data. The default value 0
472 means that no phase/delay adjustments are necessary. Properly
473 configuring this parameter increases reliability at high DRAM
474 clock speeds.
475
476config DRAM_DQS_GATING_DELAY
477 hex "sunxi dram dqs_gating_delay value"
478 default 0
479 ---help---
480 Set the dram controller dqs_gating_delay parmeter. Each byte
481 encodes the DQS gating delay for each byte lane. The delay
482 granularity is 1/4 cycle. For example, the value 0x05060606
483 means that the delay is 5 quarter-cycles for one lane (1.25
484 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
485 The default value 0 means autodetection. The results of hardware
486 autodetection are not very reliable and depend on the chip
487 temperature (sometimes producing different results on cold start
488 and warm reboot). But the accuracy of hardware autodetection
489 is usually good enough, unless running at really high DRAM
490 clocks speeds (up to 600MHz). If unsure, keep as 0.
491
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200492choice
493 prompt "sunxi dram timings"
494 default DRAM_TIMINGS_VENDOR_MAGIC
495 ---help---
496 Select the timings of the DDR3 chips.
497
498config DRAM_TIMINGS_VENDOR_MAGIC
499 bool "Magic vendor timings from Android"
500 ---help---
501 The same DRAM timings as in the Allwinner boot0 bootloader.
502
503config DRAM_TIMINGS_DDR3_1066F_1333H
504 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
505 ---help---
506 Use the timings of the standard JEDEC DDR3-1066F speed bin for
507 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
508 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
509 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
510 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
511 that down binning to DDR3-1066F is supported (because DDR3-1066F
512 uses a bit faster timings than DDR3-1333H).
513
514config DRAM_TIMINGS_DDR3_800E_1066G_1333J
515 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
516 ---help---
517 Use the timings of the slowest possible JEDEC speed bin for the
518 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
519 DDR3-800E, DDR3-1066G or DDR3-1333J.
520
521endchoice
522
Hans de Goede37781a12014-11-15 19:46:39 +0100523endif
524
Hans de Goede8975cdf2015-05-13 15:00:46 +0200525if MACH_SUN8I_A23
526config DRAM_ODT_CORRECTION
527 int "sunxi dram odt correction value"
528 default 0
529 ---help---
530 Set the dram odt correction value (range -255 - 255). In allwinner
531 fex files, this option is found in bits 8-15 of the u32 odt_en variable
532 in the [dram] section. When bit 31 of the odt_en variable is set
533 then the correction is negative. Usually the value for this is 0.
534endif
535
Iain Patone71b4222015-03-28 10:26:38 +0000536config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800537 default 1008000000 if MACH_SUN4I
538 default 1008000000 if MACH_SUN5I
539 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000540 default 912000000 if MACH_SUN7I
Icenowy Zheng3cfecee2017-10-31 07:36:28 +0800541 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800542 default 1008000000 if MACH_SUN8I
543 default 1008000000 if MACH_SUN9I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800544 default 888000000 if MACH_SUN50I_H6
Iain Patone71b4222015-03-28 10:26:38 +0000545
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800546config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100547 default "sun4i" if MACH_SUN4I
548 default "sun5i" if MACH_SUN5I
549 default "sun6i" if MACH_SUN6I
550 default "sun7i" if MACH_SUN7I
551 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100552 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200553 default "sun50i" if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800554 default "sun50i" if MACH_SUN50I_H6
Hans de Goede6ae66f22014-08-01 09:28:24 +0200555
Masahiro Yamadadd840582014-07-30 14:08:14 +0900556config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900557 default "sunxi"
558
559config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900560 default "sunxi"
561
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200562config UART0_PORT_F
563 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200564 default n
565 ---help---
566 Repurpose the SD card slot for getting access to the UART0 serial
567 console. Primarily useful only for low level u-boot debugging on
568 tablets, where normal UART0 is difficult to access and requires
569 device disassembly and/or soldering. As the SD card can't be used
570 at the same time, the system can be only booted in the FEL mode.
571 Only enable this if you really know what you are doing.
572
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200573config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900574 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200575 default n
576 ---help---
577 Set this to enable various workarounds for old kernels, this results in
578 sub-optimal settings for newer kernels, only enable if needed.
579
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200580config MACPWR
581 string "MAC power pin"
582 default ""
583 help
584 Set the pin used to power the MAC. This takes a string in the format
585 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
586
Hans de Goedecd821132014-10-02 20:29:26 +0200587config MMC0_CD_PIN
588 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000589 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200590 default ""
591 ---help---
592 Set the card detect pin for mmc0, leave empty to not use cd. This
593 takes a string in the format understood by sunxi_name_to_gpio, e.g.
594 PH1 for pin 1 of port H.
595
596config MMC1_CD_PIN
597 string "Card detect pin for mmc1"
598 default ""
599 ---help---
600 See MMC0_CD_PIN help text.
601
602config MMC2_CD_PIN
603 string "Card detect pin for mmc2"
604 default ""
605 ---help---
606 See MMC0_CD_PIN help text.
607
608config MMC3_CD_PIN
609 string "Card detect pin for mmc3"
610 default ""
611 ---help---
612 See MMC0_CD_PIN help text.
613
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100614config MMC1_PINS
615 string "Pins for mmc1"
616 default ""
617 ---help---
618 Set the pins used for mmc1, when applicable. This takes a string in the
619 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
620
621config MMC2_PINS
622 string "Pins for mmc2"
623 default ""
624 ---help---
625 See MMC1_PINS help text.
626
627config MMC3_PINS
628 string "Pins for mmc3"
629 default ""
630 ---help---
631 See MMC1_PINS help text.
632
Hans de Goede2ccfac02014-10-02 20:43:50 +0200633config MMC_SUNXI_SLOT_EXTRA
634 int "mmc extra slot number"
635 default -1
636 ---help---
637 sunxi builds always enable mmc0, some boards also have a second sdcard
638 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
639 support for this.
640
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200641config INITIAL_USB_SCAN_DELAY
642 int "delay initial usb scan by x ms to allow builtin devices to init"
643 default 0
644 ---help---
645 Some boards have on board usb devices which need longer than the
646 USB spec's 1 second to connect from board powerup. Set this config
647 option to a non 0 value to add an extra delay before the first usb
648 bus scan.
649
Hans de Goede4458b7a2015-01-07 15:26:06 +0100650config USB0_VBUS_PIN
651 string "Vbus enable pin for usb0 (otg)"
652 default ""
653 ---help---
654 Set the Vbus enable pin for usb0 (otg). This takes a string in the
655 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
656
Hans de Goede52defe82015-02-16 22:13:43 +0100657config USB0_VBUS_DET
658 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100659 default ""
660 ---help---
661 Set the Vbus detect pin for usb0 (otg). This takes a string in the
662 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
663
Hans de Goede48c06c92015-06-14 17:29:53 +0200664config USB0_ID_DET
665 string "ID detect pin for usb0 (otg)"
666 default ""
667 ---help---
668 Set the ID detect pin for usb0 (otg). This takes a string in the
669 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
670
Hans de Goede115200c2014-11-07 16:09:00 +0100671config USB1_VBUS_PIN
672 string "Vbus enable pin for usb1 (ehci0)"
673 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100674 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100675 ---help---
676 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
677 a string in the format understood by sunxi_name_to_gpio, e.g.
678 PH1 for pin 1 of port H.
679
680config USB2_VBUS_PIN
681 string "Vbus enable pin for usb2 (ehci1)"
682 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100683 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100684 ---help---
685 See USB1_VBUS_PIN help text.
686
Hans de Goede60fa6302016-03-18 08:42:01 +0100687config USB3_VBUS_PIN
688 string "Vbus enable pin for usb3 (ehci2)"
689 default ""
690 ---help---
691 See USB1_VBUS_PIN help text.
692
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200693config I2C0_ENABLE
694 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800695 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200696 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200697 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200698 ---help---
699 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
700 its clock and setting up the bus. This is especially useful on devices
701 with slaves connected to the bus or with pins exposed through e.g. an
702 expansion port/header.
703
704config I2C1_ENABLE
705 bool "Enable I2C/TWI controller 1"
706 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200707 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200708 ---help---
709 See I2C0_ENABLE help text.
710
711config I2C2_ENABLE
712 bool "Enable I2C/TWI controller 2"
713 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200714 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200715 ---help---
716 See I2C0_ENABLE help text.
717
718if MACH_SUN6I || MACH_SUN7I
719config I2C3_ENABLE
720 bool "Enable I2C/TWI controller 3"
721 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200722 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200723 ---help---
724 See I2C0_ENABLE help text.
725endif
726
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100727if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100728config R_I2C_ENABLE
729 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100730 # This is used for the pmic on H3
731 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200732 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100733 ---help---
734 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100735endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100736
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200737if MACH_SUN7I
738config I2C4_ENABLE
739 bool "Enable I2C/TWI controller 4"
740 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200741 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200742 ---help---
743 See I2C0_ENABLE help text.
744endif
745
Hans de Goede2fcf0332015-04-25 17:25:14 +0200746config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900747 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200748 default n
749 ---help---
750 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
751
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800752config VIDEO_SUNXI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900753 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800754 depends on !MACH_SUN8I_A83T
755 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800756 depends on !MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800757 depends on !MACH_SUN8I_V3S
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800758 depends on !MACH_SUN9I
759 depends on !MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800760 depends on !MACH_SUN50I_H6
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800761 select VIDEO
Icenowy Zhengf6bdddc2017-10-26 11:14:46 +0800762 imply VIDEO_DT_SIMPLEFB
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200763 default y
764 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100765 Say Y here to add support for using a cfb console on the HDMI, LCD
766 or VGA output found on most sunxi devices. See doc/README.video for
767 info on how to select the video output and mode.
768
Hans de Goede2fbf0912014-12-23 23:04:35 +0100769config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900770 bool "HDMI output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800771 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goede2fbf0912014-12-23 23:04:35 +0100772 default y
773 ---help---
774 Say Y here to add support for outputting video over HDMI.
775
Hans de Goeded9786d22014-12-25 13:58:06 +0100776config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900777 bool "VGA output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800778 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goeded9786d22014-12-25 13:58:06 +0100779 default n
780 ---help---
781 Say Y here to add support for outputting video over VGA.
782
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100783config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900784 bool "VGA via LCD controller support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800785 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100786 default n
787 ---help---
788 Say Y here to add support for external DACs connected to the parallel
789 LCD interface driving a VGA connector, such as found on the
790 Olimex A13 boards.
791
Hans de Goedefb75d972015-01-25 15:33:07 +0100792config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900793 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100794 depends on VIDEO_VGA_VIA_LCD
795 default n
796 ---help---
797 Say Y here if you've a board which uses opendrain drivers for the vga
798 hsync and vsync signals. Opendrain drivers cannot generate steep enough
799 positive edges for a stable video output, so on boards with opendrain
800 drivers the sync signals must always be active high.
801
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800802config VIDEO_VGA_EXTERNAL_DAC_EN
803 string "LCD panel power enable pin"
804 depends on VIDEO_VGA_VIA_LCD
805 default ""
806 ---help---
807 Set the enable pin for the external VGA DAC. This takes a string in the
808 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
809
Hans de Goede39920c82015-08-03 19:20:26 +0200810config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900811 bool "Composite video output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800812 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goede39920c82015-08-03 19:20:26 +0200813 default n
814 ---help---
815 Say Y here to add support for outputting composite video.
816
Hans de Goede2dae8002014-12-21 16:28:32 +0100817config VIDEO_LCD_MODE
818 string "LCD panel timing details"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800819 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100820 default ""
821 ---help---
822 LCD panel timing details string, leave empty if there is no LCD panel.
823 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
824 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200825 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100826
Hans de Goede65150322015-01-13 13:21:46 +0100827config VIDEO_LCD_DCLK_PHASE
828 int "LCD panel display clock phase"
Vasily Khoruzhick1d7eef32017-10-26 21:51:52 -0700829 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede65150322015-01-13 13:21:46 +0100830 default 1
831 ---help---
832 Select LCD panel display clock phase shift, range 0-3.
833
Hans de Goede2dae8002014-12-21 16:28:32 +0100834config VIDEO_LCD_POWER
835 string "LCD panel power enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800836 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100837 default ""
838 ---help---
839 Set the power enable pin for the LCD panel. This takes a string in the
840 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
841
Hans de Goede242e3d82015-02-16 17:26:41 +0100842config VIDEO_LCD_RESET
843 string "LCD panel reset pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800844 depends on VIDEO_SUNXI
Hans de Goede242e3d82015-02-16 17:26:41 +0100845 default ""
846 ---help---
847 Set the reset pin for the LCD panel. This takes a string in the format
848 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
849
Hans de Goede2dae8002014-12-21 16:28:32 +0100850config VIDEO_LCD_BL_EN
851 string "LCD panel backlight enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800852 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100853 default ""
854 ---help---
855 Set the backlight enable pin for the LCD panel. This takes a string in the
856 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
857 port H.
858
859config VIDEO_LCD_BL_PWM
860 string "LCD panel backlight pwm pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800861 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100862 default ""
863 ---help---
864 Set the backlight pwm pin for the LCD panel. This takes a string in the
865 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200866
Hans de Goedea7403ae2015-01-22 21:02:42 +0100867config VIDEO_LCD_BL_PWM_ACTIVE_LOW
868 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800869 depends on VIDEO_SUNXI
Hans de Goedea7403ae2015-01-22 21:02:42 +0100870 default y
871 ---help---
872 Set this if the backlight pwm output is active low.
873
Hans de Goede55410082015-02-16 17:23:25 +0100874config VIDEO_LCD_PANEL_I2C
875 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800876 depends on VIDEO_SUNXI
Hans de Goede1fc42012015-03-07 12:00:02 +0100877 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200878 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100879 ---help---
880 Say y here if the LCD panel needs to be configured via i2c. This
881 will add a bitbang i2c controller using gpios to talk to the LCD.
882
883config VIDEO_LCD_PANEL_I2C_SDA
884 string "LCD panel i2c interface SDA pin"
885 depends on VIDEO_LCD_PANEL_I2C
886 default "PG12"
887 ---help---
888 Set the SDA pin for the LCD i2c interface. This takes a string in the
889 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
890
891config VIDEO_LCD_PANEL_I2C_SCL
892 string "LCD panel i2c interface SCL pin"
893 depends on VIDEO_LCD_PANEL_I2C
894 default "PG10"
895 ---help---
896 Set the SCL pin for the LCD i2c interface. This takes a string in the
897 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
898
Hans de Goede213480e2015-01-01 22:04:34 +0100899
900# Note only one of these may be selected at a time! But hidden choices are
901# not supported by Kconfig
902config VIDEO_LCD_IF_PARALLEL
903 bool
904
905config VIDEO_LCD_IF_LVDS
906 bool
907
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200908config SUNXI_DE2
909 bool
910 default n
911
Jernej Skrabec56009452017-03-27 19:22:32 +0200912config VIDEO_DE2
913 bool "Display Engine 2 video driver"
914 depends on SUNXI_DE2
915 select DM_VIDEO
916 select DISPLAY
Icenowy Zhengbe5b96f2017-10-26 11:14:47 +0800917 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec56009452017-03-27 19:22:32 +0200918 default y
919 ---help---
920 Say y here if you want to build DE2 video driver which is present on
921 newer SoCs. Currently only HDMI output is supported.
922
Hans de Goede213480e2015-01-01 22:04:34 +0100923
924choice
925 prompt "LCD panel support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800926 depends on VIDEO_SUNXI
Hans de Goede213480e2015-01-01 22:04:34 +0100927 ---help---
928 Select which type of LCD panel to support.
929
930config VIDEO_LCD_PANEL_PARALLEL
931 bool "Generic parallel interface LCD panel"
932 select VIDEO_LCD_IF_PARALLEL
933
934config VIDEO_LCD_PANEL_LVDS
935 bool "Generic lvds interface LCD panel"
936 select VIDEO_LCD_IF_LVDS
937
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200938config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
939 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
940 select VIDEO_LCD_SSD2828
941 select VIDEO_LCD_IF_PARALLEL
942 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200943 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
944
945config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
946 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
947 select VIDEO_LCD_ANX9804
948 select VIDEO_LCD_IF_PARALLEL
949 select VIDEO_LCD_PANEL_I2C
950 ---help---
951 Select this for eDP LCD panels with 4 lanes running at 1.62G,
952 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200953
Hans de Goede27515b22015-01-20 09:23:36 +0100954config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
955 bool "Hitachi tx18d42vm LCD panel"
956 select VIDEO_LCD_HITACHI_TX18D42VM
957 select VIDEO_LCD_IF_LVDS
958 ---help---
959 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
960
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100961config VIDEO_LCD_TL059WV5C0
962 bool "tl059wv5c0 LCD panel"
963 select VIDEO_LCD_PANEL_I2C
964 select VIDEO_LCD_IF_PARALLEL
965 ---help---
966 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
967 Aigo M60/M608/M606 tablets.
968
Hans de Goede213480e2015-01-01 22:04:34 +0100969endchoice
970
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200971config SATAPWR
972 string "SATA power pin"
973 default ""
974 help
975 Set the pins used to power the SATA. This takes a string in the
976 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
977 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100978
Hans de Goedec13f60d2015-01-25 12:10:48 +0100979config GMAC_TX_DELAY
980 int "GMAC Transmit Clock Delay Chain"
981 default 0
982 ---help---
983 Set the GMAC Transmit Clock Delay Chain value.
984
Hans de Goedeff42d102015-09-13 13:02:48 +0200985config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800986 default 0x4fe00000 if MACH_SUN4I
987 default 0x4fe00000 if MACH_SUN5I
988 default 0x4fe00000 if MACH_SUN6I
989 default 0x4fe00000 if MACH_SUN7I
990 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200991 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800992 default 0x4fe00000 if MACH_SUN50I
Icenowy Zheng6f796a92018-07-21 16:20:31 +0800993 default 0x4fe00000 if MACH_SUN50I_H6
Hans de Goedeff42d102015-09-13 13:02:48 +0200994
Jagan Tekic2a7a7e2018-02-06 22:42:56 +0530995config SPL_SPI_SUNXI
996 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywarafd40ad02020-01-28 00:46:43 +0000997 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6
Jagan Tekic2a7a7e2018-02-06 22:42:56 +0530998 help
999 Enable support for SPI Flash. This option allows SPL to read from
1000 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1001 not need any extra configuration.
1002
Icenowy Zhengc6c2c852018-10-25 17:23:02 +08001003config PINE64_DT_SELECTION
1004 bool "Enable Pine64 device tree selection code"
1005 depends on MACH_SUN50I
1006 help
1007 The original Pine A64 and Pine A64+ are similar but different
1008 boards and can be differed by the DRAM size. Pine A64 has
1009 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1010 option, the device tree selection code specific to Pine64 which
1011 utilizes the DRAM size will be enabled.
1012
Masahiro Yamadadd840582014-07-30 14:08:14 +09001013endif