blob: e536943503df645e6703c34bf474898626097014 [file] [log] [blame]
Simon Glass7dcc2f72021-08-18 21:40:25 -06001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Devicetree file for running sandbox tests
4 *
5 * This includes lots of extra devices used by various tests.
6 *
7 * Note that SPL use the main sandbox.dts file
8 */
9
Simon Glass2e7d35d2014-02-26 15:59:21 -070010/dts-v1/;
11
Patrick Delaunay2c0f7822020-01-13 11:35:13 +010012#include <dt-bindings/gpio/gpio.h>
13#include <dt-bindings/gpio/sandbox-gpio.h>
Marek Szyprowski289d0ea2021-02-18 11:33:18 +010014#include <dt-bindings/input/input.h>
Sean Anderson7f0f1802020-09-14 11:01:57 -040015#include <dt-bindings/pinctrl/sandbox-pinmux.h>
Jean-Jacques Hiblot739592c2020-10-16 16:16:34 +053016#include <dt-bindings/mux/mux.h>
Patrick Delaunay2c0f7822020-01-13 11:35:13 +010017
Simon Glass2e7d35d2014-02-26 15:59:21 -070018/ {
19 model = "sandbox";
20 compatible = "sandbox";
21 #address-cells = <1>;
Simon Glass0503e822015-07-06 12:54:36 -060022 #size-cells = <1>;
Simon Glass2e7d35d2014-02-26 15:59:21 -070023
Simon Glass00606d72014-07-23 06:55:03 -060024 aliases {
25 console = &uart0;
Michael Walle82a3c9e2021-02-25 16:51:11 +010026 ethernet0 = "/eth@10002000";
27 ethernet2 = &swp_0;
28 ethernet3 = &eth_3;
29 ethernet4 = &dsa_eth0;
30 ethernet5 = &eth_5;
Simon Glass5d9a88f2018-10-01 12:22:40 -060031 gpio1 = &gpio_a;
32 gpio2 = &gpio_b;
Patrick Delaunayff526652020-01-13 11:35:14 +010033 gpio3 = &gpio_c;
Simon Glass9cc36a22015-01-25 08:27:05 -070034 i2c0 = "/i2c@0";
Simon Glasse48eeb92017-04-23 20:02:07 -060035 mmc0 = "/mmc0";
36 mmc1 = "/mmc1";
Bin Mengdee4d752018-08-03 01:14:41 -070037 pci0 = &pci0;
38 pci1 = &pci1;
Bin Meng3ed214a2018-08-03 01:14:50 -070039 pci2 = &pci2;
Michael Wallebe1a6e92020-06-02 01:47:09 +020040 remoteproc0 = &rproc_1;
41 remoteproc1 = &rproc_2;
Simon Glass52d3bc52015-05-22 15:42:17 -060042 rtc0 = &rtc_0;
43 rtc1 = &rtc_1;
Simon Glass171e9912015-05-22 15:42:15 -060044 spi0 = "/spi@0";
Przemyslaw Marczakf64000c2015-05-13 13:38:34 +020045 testfdt6 = "/e-test";
Simon Glass9cc36a22015-01-25 08:27:05 -070046 testbus3 = "/some-bus";
47 testfdt0 = "/some-bus/c-test@0";
Simon Glass981426e2020-12-16 21:20:26 -070048 testfdt12 = "/some-bus/c-test@1";
Simon Glass9cc36a22015-01-25 08:27:05 -070049 testfdt3 = "/b-test";
50 testfdt5 = "/some-bus/c-test@5";
51 testfdt8 = "/a-test";
Simon Glass93f44e82020-12-16 21:20:27 -070052 testfdtm1 = &testfdtm1;
Eugeniu Rosca507cef32018-05-19 14:13:55 +020053 fdt-dummy0 = "/translation-test@8000/dev@0,0";
54 fdt-dummy1 = "/translation-test@8000/dev@1,100";
55 fdt-dummy2 = "/translation-test@8000/dev@2,200";
56 fdt-dummy3 = "/translation-test@8000/noxlatebus@3,300/dev@42";
Simon Glasse00cb222015-03-25 12:23:05 -060057 usb0 = &usb_0;
58 usb1 = &usb_1;
59 usb2 = &usb_2;
Mario Six957983e2018-08-09 14:51:19 +020060 axi0 = &axi;
Mario Six4eea5312018-09-27 09:19:31 +020061 osd0 = "/osd";
Simon Glass00606d72014-07-23 06:55:03 -060062 };
63
Philippe Reynes059df562022-03-28 22:56:53 +020064 binman {
65 };
66
Rasmus Villemoes8c728422021-04-21 11:06:55 +020067 config {
Simon Glass7de8bd02021-08-07 07:24:01 -060068 testing-bool;
69 testing-int = <123>;
70 testing-str = "testing";
Rasmus Villemoes8c728422021-04-21 11:06:55 +020071 environment {
72 from_fdt = "yes";
73 fdt_env_path = "";
74 };
75 };
76
Nandor Hanf9db2f12021-06-10 16:56:44 +030077 reboot-mode0 {
78 compatible = "reboot-mode-gpio";
79 gpios = <&gpio_c 0 GPIO_ACTIVE_HIGH>, <&gpio_c 1 GPIO_ACTIVE_HIGH>;
80 u-boot,env-variable = "bootstatus";
81 mode-test = <0x01>;
82 mode-download = <0x03>;
83 };
84
Nandor Hanc74675b2021-06-10 16:56:45 +030085 reboot_mode1: reboot-mode@14 {
86 compatible = "reboot-mode-rtc";
87 rtc = <&rtc_0>;
88 reg = <0x30 4>;
89 u-boot,env-variable = "bootstatus";
90 big-endian;
91 mode-test = <0x21969147>;
92 mode-download = <0x51939147>;
93 };
94
Simon Glassce6d99a2018-12-10 10:37:33 -070095 audio: audio-codec {
96 compatible = "sandbox,audio-codec";
97 #sound-dai-cells = <1>;
98 };
99
Philippe Reynesa6c6f0f2020-07-24 18:19:51 +0200100 buttons {
101 compatible = "gpio-keys";
102
Heinrich Schuchardt39916bb2020-09-14 12:50:54 +0200103 btn1 {
Philippe Reynesa6c6f0f2020-07-24 18:19:51 +0200104 gpios = <&gpio_a 3 0>;
Heinrich Schuchardt39916bb2020-09-14 12:50:54 +0200105 label = "button1";
Philippe Reynesa6c6f0f2020-07-24 18:19:51 +0200106 };
107
Heinrich Schuchardt39916bb2020-09-14 12:50:54 +0200108 btn2 {
Philippe Reynesa6c6f0f2020-07-24 18:19:51 +0200109 gpios = <&gpio_a 4 0>;
Heinrich Schuchardt39916bb2020-09-14 12:50:54 +0200110 label = "button2";
Philippe Reynesa6c6f0f2020-07-24 18:19:51 +0200111 };
112 };
113
Marek Szyprowski289d0ea2021-02-18 11:33:18 +0100114 buttons2 {
115 compatible = "adc-keys";
116 io-channels = <&adc 3>;
117 keyup-threshold-microvolt = <3000000>;
118
119 button-up {
120 label = "button3";
121 linux,code = <KEY_F3>;
122 press-threshold-microvolt = <1500000>;
123 };
124
125 button-down {
126 label = "button4";
127 linux,code = <KEY_F4>;
128 press-threshold-microvolt = <1000000>;
129 };
130
131 button-enter {
132 label = "button5";
133 linux,code = <KEY_F5>;
134 press-threshold-microvolt = <500000>;
135 };
136 };
137
Simon Glasse96fa6c2018-12-10 10:37:34 -0700138 cros_ec: cros-ec {
Simon Glasse6c5c942018-10-01 12:22:08 -0600139 reg = <0 0>;
140 compatible = "google,cros-ec-sandbox";
141
142 /*
143 * This describes the flash memory within the EC. Note
144 * that the STM32L flash erases to 0, not 0xff.
145 */
146 flash {
147 image-pos = <0x08000000>;
148 size = <0x20000>;
149 erase-value = <0>;
150
151 /* Information for sandbox */
152 ro {
153 image-pos = <0>;
154 size = <0xf000>;
155 };
156 wp-ro {
157 image-pos = <0xf000>;
158 size = <0x1000>;
Simon Glassff5fa7d2021-01-21 13:57:14 -0700159 used = <0x884>;
160 compress = "lz4";
161 uncomp-size = <0xcf8>;
162 hash {
163 algo = "sha256";
164 value = [00 01 02 03 04 05 06 07
165 08 09 0a 0b 0c 0d 0e 0f
166 10 11 12 13 14 15 16 17
167 18 19 1a 1b 1c 1d 1e 1f];
168 };
Simon Glasse6c5c942018-10-01 12:22:08 -0600169 };
170 rw {
171 image-pos = <0x10000>;
172 size = <0x10000>;
173 };
174 };
Alper Nebi Yasake7122452021-05-19 19:33:31 +0300175
176 cros_ec_pwm: cros-ec-pwm {
177 compatible = "google,cros-ec-pwm";
178 #pwm-cells = <1>;
179 };
180
Simon Glasse6c5c942018-10-01 12:22:08 -0600181 };
182
Yannick Fertré23f965a2019-10-07 15:29:05 +0200183 dsi_host: dsi_host {
184 compatible = "sandbox,dsi-host";
185 };
186
Simon Glass2e7d35d2014-02-26 15:59:21 -0700187 a-test {
Simon Glass0503e822015-07-06 12:54:36 -0600188 reg = <0 1>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700189 compatible = "denx,u-boot-fdt-test";
Simon Glasseb9ef5f2014-07-23 06:54:57 -0600190 ping-expect = <0>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700191 ping-add = <0>;
Simon Glass00606d72014-07-23 06:55:03 -0600192 u-boot,dm-pre-reloc;
Patrick Delaunay2c0f7822020-01-13 11:35:13 +0100193 test-gpios = <&gpio_a 1>, <&gpio_a 4>,
194 <&gpio_b 5 GPIO_ACTIVE_HIGH 3 2 1>,
Simon Glass3669e0e2015-01-05 20:05:29 -0700195 <0>, <&gpio_a 12>;
Patrick Delaunay2c0f7822020-01-13 11:35:13 +0100196 test2-gpios = <&gpio_a 1>, <&gpio_a 4>,
197 <&gpio_b 6 GPIO_ACTIVE_LOW 3 2 1>,
198 <&gpio_b 7 GPIO_IN 3 2 1>,
199 <&gpio_b 8 GPIO_OUT 3 2 1>,
200 <&gpio_b 9 (GPIO_OUT|GPIO_OUT_ACTIVE) 3 2 1>;
Patrick Delaunayff526652020-01-13 11:35:14 +0100201 test3-gpios =
202 <&gpio_c 0 (GPIO_OUT|GPIO_OPEN_DRAIN)>,
203 <&gpio_c 1 (GPIO_OUT|GPIO_OPEN_SOURCE)>,
204 <&gpio_c 2 GPIO_OUT>,
205 <&gpio_c 3 (GPIO_IN|GPIO_PULL_UP)>,
206 <&gpio_c 4 (GPIO_IN|GPIO_PULL_DOWN)>,
Neil Armstrong9bf87e22020-05-05 10:43:18 +0200207 <&gpio_c 5 GPIO_IN>,
208 <&gpio_c 6 (GPIO_ACTIVE_LOW|GPIO_OUT|GPIO_OPEN_DRAIN)>,
209 <&gpio_c 7 (GPIO_ACTIVE_LOW|GPIO_OUT|GPIO_OPEN_SOURCE)>;
Jean-Jacques Hiblot88e6a602020-09-11 13:43:35 +0530210 test4-gpios = <&gpio_a 14>, <&gpio_b 4 1 3 2 1>;
211 test5-gpios = <&gpio_a 19>;
212
Simon Glassfb933d02021-10-23 17:26:04 -0600213 bool-value;
Simon Glassa1b17e42018-12-10 10:37:37 -0700214 int-value = <1234>;
215 uint-value = <(-1234)>;
Dario Binacchi70573c62020-03-29 18:04:40 +0200216 int64-value = /bits/ 64 <0x1111222233334444>;
Dario Binacchi4bb70752020-03-29 18:04:41 +0200217 int-array = <5678 9123 4567>;
Simon Glass06679002020-07-07 13:11:58 -0600218 str-value = "test string";
Simon Glass02554352020-02-06 09:55:00 -0700219 interrupts-extended = <&irq 3 0>;
Simon Glassfefac0b2020-07-07 13:12:11 -0600220 acpi,name = "GHIJ";
Patrick Delaunaycc72f3e2020-09-25 09:41:16 +0200221 phandle-value = <&gpio_c 10>, <0xFFFFFFFF 20>, <&gpio_a 30>;
Jean-Jacques Hiblot739592c2020-10-16 16:16:34 +0530222
223 mux-controls = <&muxcontroller0 0>, <&muxcontroller0 1>,
224 <&muxcontroller0 2>, <&muxcontroller0 3>,
225 <&muxcontroller1>;
226 mux-control-names = "mux0", "mux1", "mux2", "mux3", "mux4";
227 mux-syscon = <&syscon3>;
Dario Binacchi15daa482020-12-30 00:16:26 +0100228 display-timings {
229 timing0: 240x320 {
230 clock-frequency = <6500000>;
231 hactive = <240>;
232 vactive = <320>;
233 hfront-porch = <6>;
234 hback-porch = <7>;
235 hsync-len = <1>;
236 vback-porch = <5>;
237 vfront-porch = <8>;
238 vsync-len = <2>;
239 hsync-active = <1>;
240 vsync-active = <0>;
241 de-active = <1>;
242 pixelclk-active = <1>;
243 interlaced;
244 doublescan;
245 doubleclk;
246 };
247 timing1: 480x800 {
248 clock-frequency = <9000000>;
249 hactive = <480>;
250 vactive = <800>;
251 hfront-porch = <10>;
252 hback-porch = <59>;
253 hsync-len = <12>;
254 vback-porch = <15>;
255 vfront-porch = <17>;
256 vsync-len = <16>;
257 hsync-active = <0>;
258 vsync-active = <1>;
259 de-active = <0>;
260 pixelclk-active = <0>;
261 };
262 timing2: 800x480 {
263 clock-frequency = <33500000>;
264 hactive = <800>;
265 vactive = <480>;
266 hback-porch = <89>;
267 hfront-porch = <164>;
268 vback-porch = <23>;
269 vfront-porch = <10>;
270 hsync-len = <11>;
271 vsync-len = <13>;
272 };
273 };
Simon Glass2e7d35d2014-02-26 15:59:21 -0700274 };
275
276 junk {
Simon Glass0503e822015-07-06 12:54:36 -0600277 reg = <1 1>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700278 compatible = "not,compatible";
279 };
280
281 no-compatible {
Simon Glass0503e822015-07-06 12:54:36 -0600282 reg = <2 1>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700283 };
284
Simon Glass5d9a88f2018-10-01 12:22:40 -0600285 backlight: backlight {
286 compatible = "pwm-backlight";
287 enable-gpios = <&gpio_a 1>;
288 power-supply = <&ldo_1>;
289 pwms = <&pwm 0 1000>;
290 default-brightness-level = <5>;
291 brightness-levels = <0 16 32 64 128 170 202 234 255>;
292 };
293
Jean-Jacques Hiblot49c752c2018-08-09 16:17:46 +0200294 bind-test {
Patrice Chotard1f0d5882020-07-28 09:13:33 +0200295 compatible = "simple-bus";
Jean-Jacques Hiblot49c752c2018-08-09 16:17:46 +0200296 bind-test-child1 {
297 compatible = "sandbox,phy";
298 #phy-cells = <1>;
299 };
300
301 bind-test-child2 {
302 compatible = "simple-bus";
303 };
304 };
305
Simon Glass2e7d35d2014-02-26 15:59:21 -0700306 b-test {
Simon Glass0503e822015-07-06 12:54:36 -0600307 reg = <3 1>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700308 compatible = "denx,u-boot-fdt-test";
Simon Glasseb9ef5f2014-07-23 06:54:57 -0600309 ping-expect = <3>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700310 ping-add = <3>;
Jean-Jacques Hiblot739592c2020-10-16 16:16:34 +0530311
312 mux-controls = <&muxcontroller0 0>;
313 mux-control-names = "mux0";
Simon Glass2e7d35d2014-02-26 15:59:21 -0700314 };
315
Jean-Jacques Hiblot86322f52017-04-24 11:51:28 +0200316 phy_provider0: gen_phy@0 {
317 compatible = "sandbox,phy";
318 #phy-cells = <1>;
319 };
320
321 phy_provider1: gen_phy@1 {
322 compatible = "sandbox,phy";
323 #phy-cells = <0>;
324 broken;
325 };
326
Chunfeng Yun00c82ac2020-05-02 11:35:12 +0200327 phy_provider2: gen_phy@2 {
328 compatible = "sandbox,phy";
329 #phy-cells = <0>;
330 };
331
Jean-Jacques Hiblot86322f52017-04-24 11:51:28 +0200332 gen_phy_user: gen_phy_user {
333 compatible = "simple-bus";
334 phys = <&phy_provider0 0>, <&phy_provider0 1>, <&phy_provider1>;
335 phy-names = "phy1", "phy2", "phy3";
336 };
337
Chunfeng Yun00c82ac2020-05-02 11:35:12 +0200338 gen_phy_user1: gen_phy_user1 {
339 compatible = "simple-bus";
340 phys = <&phy_provider0 0>, <&phy_provider2>;
341 phy-names = "phy1", "phy2";
342 };
343
Simon Glass2e7d35d2014-02-26 15:59:21 -0700344 some-bus {
345 #address-cells = <1>;
346 #size-cells = <0>;
Simon Glass1ca7e202014-07-23 06:55:18 -0600347 compatible = "denx,u-boot-test-bus";
Simon Glass0503e822015-07-06 12:54:36 -0600348 reg = <3 1>;
Simon Glasseb9ef5f2014-07-23 06:54:57 -0600349 ping-expect = <4>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700350 ping-add = <4>;
Simon Glass1ca7e202014-07-23 06:55:18 -0600351 c-test@5 {
Simon Glass2e7d35d2014-02-26 15:59:21 -0700352 compatible = "denx,u-boot-fdt-test";
353 reg = <5>;
Simon Glass1ca7e202014-07-23 06:55:18 -0600354 ping-expect = <5>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700355 ping-add = <5>;
356 };
Simon Glass1ca7e202014-07-23 06:55:18 -0600357 c-test@0 {
358 compatible = "denx,u-boot-fdt-test";
359 reg = <0>;
360 ping-expect = <6>;
361 ping-add = <6>;
362 };
363 c-test@1 {
364 compatible = "denx,u-boot-fdt-test";
365 reg = <1>;
366 ping-expect = <7>;
367 ping-add = <7>;
368 };
Simon Glass2e7d35d2014-02-26 15:59:21 -0700369 };
370
371 d-test {
Simon Glass0503e822015-07-06 12:54:36 -0600372 reg = <3 1>;
Simon Glass5a66a8f2014-07-23 06:55:12 -0600373 ping-expect = <6>;
374 ping-add = <6>;
375 compatible = "google,another-fdt-test";
376 };
377
378 e-test {
Simon Glass0503e822015-07-06 12:54:36 -0600379 reg = <3 1>;
Simon Glasseb9ef5f2014-07-23 06:54:57 -0600380 ping-expect = <6>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700381 ping-add = <6>;
382 compatible = "google,another-fdt-test";
383 };
384
Simon Glass9cc36a22015-01-25 08:27:05 -0700385 f-test {
386 compatible = "denx,u-boot-fdt-test";
387 };
388
389 g-test {
390 compatible = "denx,u-boot-fdt-test";
391 };
392
Bin Meng2786cd72018-10-10 22:07:01 -0700393 h-test {
394 compatible = "denx,u-boot-fdt-test1";
395 };
396
Chunfeng Yunbf6ad912020-05-02 11:35:10 +0200397 i-test {
398 compatible = "mediatek,u-boot-fdt-test";
399 #address-cells = <1>;
400 #size-cells = <0>;
401
402 subnode@0 {
403 reg = <0>;
404 };
405
406 subnode@1 {
407 reg = <1>;
408 };
409
410 subnode@2 {
411 reg = <2>;
412 };
413 };
414
Simon Glassdc12ebb2019-12-29 21:19:25 -0700415 devres-test {
416 compatible = "denx,u-boot-devres-test";
417 };
418
Jean-Jacques Hiblot88e6a602020-09-11 13:43:35 +0530419 another-test {
420 reg = <0 2>;
421 compatible = "denx,u-boot-fdt-test";
422 test4-gpios = <&gpio_a 14>, <&gpio_b 4 1 3 2 1>;
423 test5-gpios = <&gpio_a 19>;
424 };
425
Nicolas Saenz Julienne283628c2021-01-12 13:55:23 +0100426 mmio-bus@0 {
427 #address-cells = <1>;
428 #size-cells = <1>;
429 compatible = "denx,u-boot-test-bus";
430 dma-ranges = <0x10000000 0x00000000 0x00040000>;
431
432 subnode@0 {
433 compatible = "denx,u-boot-fdt-test";
434 };
435 };
436
437 mmio-bus@1 {
438 #address-cells = <1>;
439 #size-cells = <1>;
440 compatible = "denx,u-boot-test-bus";
Nicolas Saenz Juliennee8801872021-01-12 13:55:25 +0100441
442 subnode@0 {
443 compatible = "denx,u-boot-fdt-test";
444 };
Nicolas Saenz Julienne283628c2021-01-12 13:55:23 +0100445 };
446
Simon Glass0f7b1112020-07-07 13:12:06 -0600447 acpi_test1: acpi-test {
Simon Glassf50cc952020-04-08 16:57:34 -0600448 compatible = "denx,u-boot-acpi-test";
Simon Glassb5183172020-07-07 13:12:03 -0600449 acpi-ssdt-test-data = "ab";
Simon Glass01694582020-07-07 13:12:08 -0600450 acpi-dsdt-test-data = "hi";
Simon Glass1361a532020-07-07 13:11:39 -0600451 child {
452 compatible = "denx,u-boot-acpi-test";
453 };
Simon Glassf50cc952020-04-08 16:57:34 -0600454 };
455
Simon Glass0f7b1112020-07-07 13:12:06 -0600456 acpi_test2: acpi-test2 {
Simon Glass93f7f822020-04-26 09:19:46 -0600457 compatible = "denx,u-boot-acpi-test";
Simon Glassb5183172020-07-07 13:12:03 -0600458 acpi-ssdt-test-data = "cd";
Simon Glass01694582020-07-07 13:12:08 -0600459 acpi-dsdt-test-data = "jk";
Simon Glass93f7f822020-04-26 09:19:46 -0600460 };
461
Patrice Chotardee87a092017-09-04 14:55:57 +0200462 clocks {
463 clk_fixed: clk-fixed {
464 compatible = "fixed-clock";
465 #clock-cells = <0>;
466 clock-frequency = <1234>;
467 };
Anup Patelb630d572019-02-25 08:14:55 +0000468
469 clk_fixed_factor: clk-fixed-factor {
470 compatible = "fixed-factor-clock";
471 #clock-cells = <0>;
472 clock-div = <3>;
473 clock-mult = <2>;
474 clocks = <&clk_fixed>;
475 };
Lukasz Majewski4ab8e782019-06-24 15:50:47 +0200476
477 osc {
478 compatible = "fixed-clock";
479 #clock-cells = <0>;
480 clock-frequency = <20000000>;
481 };
Stephen Warren135aa952016-06-17 09:44:00 -0600482 };
483
484 clk_sandbox: clk-sbox {
Simon Glass6a1c7ce2015-07-06 12:54:24 -0600485 compatible = "sandbox,clk";
Stephen Warren135aa952016-06-17 09:44:00 -0600486 #clock-cells = <1>;
Jean-Jacques Hiblot9a52be12019-10-22 14:00:07 +0200487 assigned-clocks = <&clk_sandbox 3>;
488 assigned-clock-rates = <321>;
Stephen Warren135aa952016-06-17 09:44:00 -0600489 };
490
491 clk-test {
492 compatible = "sandbox,clk-test";
493 clocks = <&clk_fixed>,
494 <&clk_sandbox 1>,
Jean-Jacques Hiblotdd2e0ce2019-10-22 14:00:05 +0200495 <&clk_sandbox 0>,
496 <&clk_sandbox 3>,
497 <&clk_sandbox 2>;
498 clock-names = "fixed", "i2c", "spi", "uart2", "uart1";
Simon Glass6a1c7ce2015-07-06 12:54:24 -0600499 };
500
Lukasz Majewski87e460c2019-06-24 15:50:50 +0200501 ccf: clk-ccf {
502 compatible = "sandbox,clk-ccf";
503 };
504
Simon Glass42b7f422021-12-04 08:56:31 -0700505 efi-media {
506 compatible = "sandbox,efi-media";
507 };
508
Simon Glass171e9912015-05-22 15:42:15 -0600509 eth@10002000 {
510 compatible = "sandbox,eth";
511 reg = <0x10002000 0x1000>;
Joe Hershbergerc6fa51a2018-07-02 14:47:45 -0500512 fake-host-hwaddr = [00 00 66 44 22 00];
Simon Glass171e9912015-05-22 15:42:15 -0600513 };
514
515 eth_5: eth@10003000 {
516 compatible = "sandbox,eth";
517 reg = <0x10003000 0x1000>;
Joe Hershbergerc6fa51a2018-07-02 14:47:45 -0500518 fake-host-hwaddr = [00 00 66 44 22 11];
Simon Glass171e9912015-05-22 15:42:15 -0600519 };
520
Bin Meng71d79712015-08-27 22:25:53 -0700521 eth_3: sbe5 {
522 compatible = "sandbox,eth";
523 reg = <0x10005000 0x1000>;
Joe Hershbergerc6fa51a2018-07-02 14:47:45 -0500524 fake-host-hwaddr = [00 00 66 44 22 33];
Bin Meng71d79712015-08-27 22:25:53 -0700525 };
526
Simon Glass171e9912015-05-22 15:42:15 -0600527 eth@10004000 {
528 compatible = "sandbox,eth";
529 reg = <0x10004000 0x1000>;
Joe Hershbergerc6fa51a2018-07-02 14:47:45 -0500530 fake-host-hwaddr = [00 00 66 44 22 22];
Simon Glass171e9912015-05-22 15:42:15 -0600531 };
532
Marek BehĂșnf3dd2132022-04-07 00:32:57 +0200533 phy_eth0: phy-test-eth {
534 compatible = "sandbox,eth";
535 reg = <0x10007000 0x1000>;
536 fake-host-hwaddr = [00 00 66 44 22 77];
537 phy-handle = <&ethphy1>;
538 };
539
Claudiu Manoilff98da02021-03-14 20:14:57 +0800540 dsa_eth0: dsa-test-eth {
541 compatible = "sandbox,eth";
542 reg = <0x10006000 0x1000>;
543 fake-host-hwaddr = [00 00 66 44 22 66];
544 };
545
546 dsa-test {
547 compatible = "sandbox,dsa";
548
549 ports {
550 #address-cells = <1>;
551 #size-cells = <0>;
552 swp_0: port@0 {
553 reg = <0>;
554 label = "lan0";
555 phy-mode = "rgmii-rxid";
556
557 fixed-link {
558 speed = <100>;
559 full-duplex;
560 };
561 };
562
563 swp_1: port@1 {
564 reg = <1>;
565 label = "lan1";
566 phy-mode = "rgmii-txid";
Bin Meng534c69b2021-03-14 20:14:58 +0800567 fixed-link = <0 1 100 0 0>;
Claudiu Manoilff98da02021-03-14 20:14:57 +0800568 };
569
570 port@2 {
571 reg = <2>;
572 ethernet = <&dsa_eth0>;
573
574 fixed-link {
575 speed = <1000>;
576 full-duplex;
577 };
578 };
579 };
580 };
581
Rajan Vaja31b82172018-09-19 03:43:46 -0700582 firmware {
583 sandbox_firmware: sandbox-firmware {
584 compatible = "sandbox,firmware";
585 };
Etienne Carriere358599e2020-09-09 18:44:00 +0200586
Etienne Carriere41d62e22022-02-21 09:22:39 +0100587 scmi {
Etienne Carriere358599e2020-09-09 18:44:00 +0200588 compatible = "sandbox,scmi-agent";
589 #address-cells = <1>;
590 #size-cells = <0>;
Etienne Carriere87d4f272020-09-09 18:44:05 +0200591
Etienne Carriere41d62e22022-02-21 09:22:39 +0100592 protocol@10 {
593 reg = <0x10>;
594 };
595
596 clk_scmi: protocol@14 {
Etienne Carriere87d4f272020-09-09 18:44:05 +0200597 reg = <0x14>;
598 #clock-cells = <1>;
599 };
Etienne Carrierec0dd1772020-09-09 18:44:07 +0200600
Etienne Carriere41d62e22022-02-21 09:22:39 +0100601 reset_scmi: protocol@16 {
Etienne Carrierec0dd1772020-09-09 18:44:07 +0200602 reg = <0x16>;
603 #reset-cells = <1>;
604 };
Etienne Carriere01242182021-03-08 22:38:07 +0100605
606 protocol@17 {
607 reg = <0x17>;
608
609 regulators {
610 #address-cells = <1>;
611 #size-cells = <0>;
612
Etienne Carriere41d62e22022-02-21 09:22:39 +0100613 regul0_scmi: reg@0 {
Etienne Carriere01242182021-03-08 22:38:07 +0100614 reg = <0>;
615 regulator-name = "sandbox-voltd0";
616 regulator-min-microvolt = <1100000>;
617 regulator-max-microvolt = <3300000>;
618 };
Etienne Carriere41d62e22022-02-21 09:22:39 +0100619 regul1_scmi: reg@1 {
Etienne Carriere01242182021-03-08 22:38:07 +0100620 reg = <0x1>;
621 regulator-name = "sandbox-voltd1";
622 regulator-min-microvolt = <1800000>;
623 };
624 };
625 };
Etienne Carriere358599e2020-09-09 18:44:00 +0200626 };
Rajan Vaja31b82172018-09-19 03:43:46 -0700627 };
628
Patrick Delaunaye5301ba2020-01-13 11:35:15 +0100629 pinctrl-gpio {
630 compatible = "sandbox,pinctrl-gpio";
Simon Glass2e7d35d2014-02-26 15:59:21 -0700631
Patrick Delaunaye5301ba2020-01-13 11:35:15 +0100632 gpio_a: base-gpios {
633 compatible = "sandbox,gpio";
634 gpio-controller;
635 #gpio-cells = <1>;
636 gpio-bank-name = "a";
637 sandbox,gpio-count = <20>;
Heiko Schocher9ba84322020-05-22 11:08:58 +0200638 hog_input_active_low {
639 gpio-hog;
640 input;
Philippe Reynes037a56d2020-07-24 15:51:53 +0200641 gpios = <10 GPIO_ACTIVE_LOW>;
Heiko Schocher9ba84322020-05-22 11:08:58 +0200642 };
643 hog_input_active_high {
644 gpio-hog;
645 input;
Philippe Reynes037a56d2020-07-24 15:51:53 +0200646 gpios = <11 GPIO_ACTIVE_HIGH>;
Heiko Schocher9ba84322020-05-22 11:08:58 +0200647 };
648 hog_output_low {
649 gpio-hog;
650 output-low;
Philippe Reynes037a56d2020-07-24 15:51:53 +0200651 gpios = <12 GPIO_ACTIVE_HIGH>;
Heiko Schocher9ba84322020-05-22 11:08:58 +0200652 };
653 hog_output_high {
654 gpio-hog;
655 output-high;
Philippe Reynes037a56d2020-07-24 15:51:53 +0200656 gpios = <13 GPIO_ACTIVE_HIGH>;
Heiko Schocher9ba84322020-05-22 11:08:58 +0200657 };
Patrick Delaunaye5301ba2020-01-13 11:35:15 +0100658 };
Simon Glass0ae0cb72014-10-13 23:42:11 -0600659
Patrick Delaunaye5301ba2020-01-13 11:35:15 +0100660 gpio_b: extra-gpios {
661 compatible = "sandbox,gpio";
662 gpio-controller;
663 #gpio-cells = <5>;
664 gpio-bank-name = "b";
665 sandbox,gpio-count = <10>;
666 };
667
668 gpio_c: pinmux-gpios {
669 compatible = "sandbox,gpio";
670 gpio-controller;
671 #gpio-cells = <2>;
672 gpio-bank-name = "c";
673 sandbox,gpio-count = <10>;
674 };
Patrick Delaunayff526652020-01-13 11:35:14 +0100675 };
676
Simon Glassecc2ed52014-12-10 08:55:55 -0700677 i2c@0 {
678 #address-cells = <1>;
679 #size-cells = <0>;
Simon Glass0503e822015-07-06 12:54:36 -0600680 reg = <0 1>;
Simon Glassecc2ed52014-12-10 08:55:55 -0700681 compatible = "sandbox,i2c";
682 clock-frequency = <100000>;
Dario Binacchi55322622021-04-11 09:39:50 +0200683 pinctrl-names = "default";
684 pinctrl-0 = <&pinmux_i2c0_pins>;
685
Simon Glassecc2ed52014-12-10 08:55:55 -0700686 eeprom@2c {
687 reg = <0x2c>;
688 compatible = "i2c-eeprom";
Simon Glass031a6502018-11-18 08:14:34 -0700689 sandbox,emul = <&emul_eeprom>;
Michal Simekf692b472020-05-28 11:48:55 +0200690 partitions {
691 compatible = "fixed-partitions";
692 #address-cells = <1>;
693 #size-cells = <1>;
694 bootcount_i2c: bootcount@10 {
695 reg = <10 2>;
696 };
697 };
Simon Glassecc2ed52014-12-10 08:55:55 -0700698 };
Przemyslaw Marczak9038cd52015-05-13 13:38:35 +0200699
Simon Glass52d3bc52015-05-22 15:42:17 -0600700 rtc_0: rtc@43 {
701 reg = <0x43>;
702 compatible = "sandbox-rtc";
Simon Glass031a6502018-11-18 08:14:34 -0700703 sandbox,emul = <&emul0>;
Simon Glass52d3bc52015-05-22 15:42:17 -0600704 };
705
706 rtc_1: rtc@61 {
707 reg = <0x61>;
708 compatible = "sandbox-rtc";
Simon Glass031a6502018-11-18 08:14:34 -0700709 sandbox,emul = <&emul1>;
710 };
711
712 i2c_emul: emul {
713 reg = <0xff>;
714 compatible = "sandbox,i2c-emul-parent";
715 emul_eeprom: emul-eeprom {
716 compatible = "sandbox,i2c-eeprom";
717 sandbox,filename = "i2c.bin";
718 sandbox,size = <256>;
719 };
720 emul0: emul0 {
Simon Glassc4085d72021-02-03 06:01:17 -0700721 compatible = "sandbox,i2c-rtc-emul";
Simon Glass031a6502018-11-18 08:14:34 -0700722 };
723 emul1: emull {
Simon Glassc4085d72021-02-03 06:01:17 -0700724 compatible = "sandbox,i2c-rtc-emul";
Simon Glass52d3bc52015-05-22 15:42:17 -0600725 };
726 };
727
Przemyslaw Marczak9038cd52015-05-13 13:38:35 +0200728 sandbox_pmic: sandbox_pmic {
729 reg = <0x40>;
Simon Glass031a6502018-11-18 08:14:34 -0700730 sandbox,emul = <&emul_pmic0>;
Przemyslaw Marczak9038cd52015-05-13 13:38:35 +0200731 };
Lukasz Majewski686df492018-05-15 16:26:40 +0200732
733 mc34708: pmic@41 {
734 reg = <0x41>;
Simon Glass031a6502018-11-18 08:14:34 -0700735 sandbox,emul = <&emul_pmic1>;
Lukasz Majewski686df492018-05-15 16:26:40 +0200736 };
Simon Glassecc2ed52014-12-10 08:55:55 -0700737 };
738
Philipp Tomsich6f2d59c2018-12-14 21:14:29 +0100739 bootcount@0 {
740 compatible = "u-boot,bootcount-rtc";
741 rtc = <&rtc_1>;
742 offset = <0x13>;
743 };
744
Michal Simekf692b472020-05-28 11:48:55 +0200745 bootcount {
746 compatible = "u-boot,bootcount-i2c-eeprom";
747 i2c-eeprom = <&bootcount_i2c>;
748 };
749
Nandor Hanc50b21b2021-06-10 15:40:38 +0300750 bootcount_4@0 {
751 compatible = "u-boot,bootcount-syscon";
752 syscon = <&syscon0>;
753 reg = <0x0 0x04>, <0x0 0x04>;
754 reg-names = "syscon_reg", "offset";
755 };
756
757 bootcount_2@0 {
758 compatible = "u-boot,bootcount-syscon";
759 syscon = <&syscon0>;
760 reg = <0x0 0x04>, <0x0 0x02> ;
761 reg-names = "syscon_reg", "offset";
762 };
763
Marek Szyprowski289d0ea2021-02-18 11:33:18 +0100764 adc: adc@0 {
Przemyslaw Marczak08d63002015-10-27 13:08:06 +0100765 compatible = "sandbox,adc";
Marek Szyprowski289d0ea2021-02-18 11:33:18 +0100766 #io-channel-cells = <1>;
Przemyslaw Marczak08d63002015-10-27 13:08:06 +0100767 vdd-supply = <&buck2>;
768 vss-microvolts = <0>;
769 };
770
Mark Kettenisfb574622021-10-23 16:58:02 +0200771 iommu: iommu@0 {
772 compatible = "sandbox,iommu";
773 #iommu-cells = <0>;
774 };
775
Simon Glass02554352020-02-06 09:55:00 -0700776 irq: irq {
Simon Glassfbb0efd2019-12-06 21:41:59 -0700777 compatible = "sandbox,irq";
Simon Glass02554352020-02-06 09:55:00 -0700778 interrupt-controller;
779 #interrupt-cells = <2>;
Simon Glassfbb0efd2019-12-06 21:41:59 -0700780 };
781
Simon Glass3c97c4f2016-01-18 19:52:26 -0700782 lcd {
783 u-boot,dm-pre-reloc;
784 compatible = "sandbox,lcd-sdl";
Dario Binacchi55322622021-04-11 09:39:50 +0200785 pinctrl-names = "default";
786 pinctrl-0 = <&pinmux_lcd_pins>;
Simon Glass3c97c4f2016-01-18 19:52:26 -0700787 xres = <1366>;
788 yres = <768>;
789 };
790
Simon Glass3c43fba2015-07-06 12:54:34 -0600791 leds {
792 compatible = "gpio-leds";
793
794 iracibble {
795 gpios = <&gpio_a 1 0>;
796 label = "sandbox:red";
797 };
798
799 martinet {
800 gpios = <&gpio_a 2 0>;
801 label = "sandbox:green";
802 };
Patrick Bruenn274fb462018-04-11 11:16:29 +0200803
804 default_on {
805 gpios = <&gpio_a 5 0>;
806 label = "sandbox:default_on";
807 default-state = "on";
808 };
809
810 default_off {
811 gpios = <&gpio_a 6 0>;
Sean Anderson3e41c7b2020-09-14 11:02:03 -0400812 /* label intentionally omitted */
Patrick Bruenn274fb462018-04-11 11:16:29 +0200813 default-state = "off";
814 };
Simon Glass3c43fba2015-07-06 12:54:34 -0600815 };
816
Rasmus Villemoesa9346b92021-08-19 11:57:05 +0200817 gpio-wdt {
818 gpios = <&gpio_a 7 0>;
819 compatible = "linux,wdt-gpio";
Rasmus Villemoes4171c572021-08-19 11:57:06 +0200820 hw_margin_ms = <100>;
Rasmus Villemoesa9346b92021-08-19 11:57:05 +0200821 always-running;
822 };
823
Stephen Warren8961b522016-05-16 17:41:37 -0600824 mbox: mbox {
825 compatible = "sandbox,mbox";
826 #mbox-cells = <1>;
827 };
828
829 mbox-test {
830 compatible = "sandbox,mbox-test";
831 mboxes = <&mbox 100>, <&mbox 1>;
832 mbox-names = "other", "test";
833 };
834
AKASHI Takahiro073e6d62019-08-27 17:17:03 +0900835 cpus {
Heinrich Schuchardt8ae8da12021-08-28 11:42:08 +0200836 #address-cells = <1>;
837 #size-cells = <0>;
Sean Anderson7616e362020-09-28 10:52:23 -0400838 timebase-frequency = <2000000>;
Heinrich Schuchardt8ae8da12021-08-28 11:42:08 +0200839 cpu1: cpu@1 {
840 device_type = "cpu";
841 reg = <0x1>;
Sean Anderson7616e362020-09-28 10:52:23 -0400842 timebase-frequency = <3000000>;
AKASHI Takahiro073e6d62019-08-27 17:17:03 +0900843 compatible = "sandbox,cpu_sandbox";
844 u-boot,dm-pre-reloc;
845 };
Mario Sixfa44b532018-08-06 10:23:44 +0200846
Heinrich Schuchardt8ae8da12021-08-28 11:42:08 +0200847 cpu2: cpu@2 {
848 device_type = "cpu";
849 reg = <0x2>;
AKASHI Takahiro073e6d62019-08-27 17:17:03 +0900850 compatible = "sandbox,cpu_sandbox";
851 u-boot,dm-pre-reloc;
852 };
Mario Sixfa44b532018-08-06 10:23:44 +0200853
Heinrich Schuchardt8ae8da12021-08-28 11:42:08 +0200854 cpu3: cpu@3 {
855 device_type = "cpu";
856 reg = <0x3>;
AKASHI Takahiro073e6d62019-08-27 17:17:03 +0900857 compatible = "sandbox,cpu_sandbox";
858 u-boot,dm-pre-reloc;
859 };
Mario Sixfa44b532018-08-06 10:23:44 +0200860 };
861
Dave Gerlach21e3c212020-07-15 23:39:58 -0500862 chipid: chipid {
863 compatible = "sandbox,soc";
864 };
865
Simon Glasse96fa6c2018-12-10 10:37:34 -0700866 i2s: i2s {
867 compatible = "sandbox,i2s";
868 #sound-dai-cells = <1>;
Simon Glassecc79732019-02-16 20:24:56 -0700869 sandbox,silent; /* Don't emit sounds while testing */
Simon Glasse96fa6c2018-12-10 10:37:34 -0700870 };
871
Jean-Jacques Hiblot07e33712019-07-05 09:33:57 +0200872 nop-test_0 {
873 compatible = "sandbox,nop_sandbox1";
874 nop-test_1 {
875 compatible = "sandbox,nop_sandbox2";
876 bind = "True";
877 };
878 nop-test_2 {
879 compatible = "sandbox,nop_sandbox2";
880 bind = "False";
881 };
882 };
883
Mario Six004e67c2018-07-31 14:24:14 +0200884 misc-test {
885 compatible = "sandbox,misc_sandbox";
886 };
887
Simon Glasse48eeb92017-04-23 20:02:07 -0600888 mmc2 {
889 compatible = "sandbox,mmc";
Simon Glass6b165ab2021-07-05 16:32:58 -0600890 non-removable;
Simon Glasse48eeb92017-04-23 20:02:07 -0600891 };
892
893 mmc1 {
894 compatible = "sandbox,mmc";
895 };
896
897 mmc0 {
Simon Glass8e6cc462015-07-06 12:54:32 -0600898 compatible = "sandbox,mmc";
899 };
900
Simon Glassb45c8332019-02-16 20:24:50 -0700901 pch {
902 compatible = "sandbox,pch";
903 };
904
Tom Rini42c64d12020-02-11 12:41:23 -0500905 pci0: pci@0 {
Simon Glassd3b7ff12015-03-05 12:25:34 -0700906 compatible = "sandbox,pci";
907 device_type = "pci";
Tom Rini42c64d12020-02-11 12:41:23 -0500908 bus-range = <0x00 0xff>;
Simon Glassd3b7ff12015-03-05 12:25:34 -0700909 #address-cells = <3>;
910 #size-cells = <2>;
Simon Glassb0e2c232019-09-25 08:56:08 -0600911 ranges = <0x02000000 0 0x10000000 0x10000000 0 0x2000000
Simon Glassd3b7ff12015-03-05 12:25:34 -0700912 0x01000000 0 0x20000000 0x20000000 0 0x2000>;
Bin Meng2db7f2b2018-08-03 01:14:39 -0700913 pci@0,0 {
914 compatible = "pci-generic";
915 reg = <0x0000 0 0 0 0>;
Simon Glass9b69ba42019-09-25 08:56:10 -0600916 sandbox,emul = <&swap_case_emul0_0>;
Bin Meng2db7f2b2018-08-03 01:14:39 -0700917 };
Alex Marginean21ebbaf2019-06-07 11:24:24 +0300918 pci@1,0 {
919 compatible = "pci-generic";
Simon Glass33c215a2019-09-15 12:08:58 -0600920 /* reg 0 is at 0x14, using FDT_PCI_SPACE_MEM32 */
921 reg = <0x02000814 0 0 0 0
922 0x01000810 0 0 0 0>;
Simon Glass9b69ba42019-09-25 08:56:10 -0600923 sandbox,emul = <&swap_case_emul0_1>;
Alex Marginean21ebbaf2019-06-07 11:24:24 +0300924 };
Simon Glass3e17ffb2019-12-06 21:41:57 -0700925 p2sb-pci@2,0 {
926 compatible = "sandbox,p2sb";
927 reg = <0x02001010 0 0 0 0>;
928 sandbox,emul = <&p2sb_emul>;
929
930 adder {
931 intel,p2sb-port-id = <3>;
932 compatible = "sandbox,adder";
933 };
934 };
Simon Glass3b65ee32019-12-06 21:41:54 -0700935 pci@1e,0 {
936 compatible = "sandbox,pmc";
937 reg = <0xf000 0 0 0 0>;
938 sandbox,emul = <&pmc_emul1e>;
939 acpi-base = <0x400>;
940 gpe0-dwx-mask = <0xf>;
941 gpe0-dwx-shift-base = <4>;
942 gpe0-dw = <6 7 9>;
943 gpe0-sts = <0x20>;
944 gpe0-en = <0x30>;
945 };
Simon Glassd3b7ff12015-03-05 12:25:34 -0700946 pci@1f,0 {
947 compatible = "pci-generic";
Simon Glass33c215a2019-09-15 12:08:58 -0600948 /* reg 0 is at 0x10, using FDT_PCI_SPACE_IO */
949 reg = <0x0100f810 0 0 0 0>;
Simon Glass9b69ba42019-09-25 08:56:10 -0600950 sandbox,emul = <&swap_case_emul0_1f>;
951 };
952 };
953
954 pci-emul0 {
955 compatible = "sandbox,pci-emul-parent";
956 swap_case_emul0_0: emul0@0,0 {
957 compatible = "sandbox,swap-case";
958 };
959 swap_case_emul0_1: emul0@1,0 {
960 compatible = "sandbox,swap-case";
961 use-ea;
962 };
963 swap_case_emul0_1f: emul0@1f,0 {
964 compatible = "sandbox,swap-case";
Simon Glassd3b7ff12015-03-05 12:25:34 -0700965 };
Simon Glass3e17ffb2019-12-06 21:41:57 -0700966 p2sb_emul: emul@2,0 {
967 compatible = "sandbox,p2sb-emul";
968 };
Simon Glass3b65ee32019-12-06 21:41:54 -0700969 pmc_emul1e: emul@1e,0 {
970 compatible = "sandbox,pmc-emul";
971 };
Simon Glassd3b7ff12015-03-05 12:25:34 -0700972 };
973
Tom Rini42c64d12020-02-11 12:41:23 -0500974 pci1: pci@1 {
Bin Mengdee4d752018-08-03 01:14:41 -0700975 compatible = "sandbox,pci";
976 device_type = "pci";
Tom Rini42c64d12020-02-11 12:41:23 -0500977 bus-range = <0x00 0xff>;
Bin Mengdee4d752018-08-03 01:14:41 -0700978 #address-cells = <3>;
979 #size-cells = <2>;
Suneel Garapati4cf56ec2019-10-19 17:10:20 -0700980 ranges = <0x02000000 0 0x30000000 0x30000000 0 0x2000 // MEM0
981 0x02000000 0 0x31000000 0x31000000 0 0x2000 // MEM1
982 0x01000000 0 0x40000000 0x40000000 0 0x2000>;
Bin Meng490d13a2018-08-03 01:14:47 -0700983 sandbox,dev-info = <0x08 0x00 0x1234 0x5678
Marek Vasutb59349a2018-10-10 21:27:08 +0200984 0x0c 0x00 0x1234 0x5678
985 0x10 0x00 0x1234 0x5678>;
986 pci@10,0 {
987 reg = <0x8000 0 0 0 0>;
988 };
Bin Mengdee4d752018-08-03 01:14:41 -0700989 };
990
Tom Rini42c64d12020-02-11 12:41:23 -0500991 pci2: pci@2 {
Bin Meng3ed214a2018-08-03 01:14:50 -0700992 compatible = "sandbox,pci";
993 device_type = "pci";
Tom Rini42c64d12020-02-11 12:41:23 -0500994 bus-range = <0x00 0xff>;
Bin Meng3ed214a2018-08-03 01:14:50 -0700995 #address-cells = <3>;
996 #size-cells = <2>;
997 ranges = <0x02000000 0 0x50000000 0x50000000 0 0x2000
998 0x01000000 0 0x60000000 0x60000000 0 0x2000>;
999 sandbox,dev-info = <0x08 0x00 0x1234 0x5678>;
1000 pci@1f,0 {
1001 compatible = "pci-generic";
1002 reg = <0xf800 0 0 0 0>;
Simon Glass9b69ba42019-09-25 08:56:10 -06001003 sandbox,emul = <&swap_case_emul2_1f>;
1004 };
1005 };
1006
1007 pci-emul2 {
1008 compatible = "sandbox,pci-emul-parent";
1009 swap_case_emul2_1f: emul2@1f,0 {
1010 compatible = "sandbox,swap-case";
Bin Meng3ed214a2018-08-03 01:14:50 -07001011 };
1012 };
1013
Ramon Friedbb413332019-04-27 11:15:23 +03001014 pci_ep: pci_ep {
1015 compatible = "sandbox,pci_ep";
1016 };
1017
Simon Glass98561572017-04-23 20:10:44 -06001018 probing {
1019 compatible = "simple-bus";
1020 test1 {
1021 compatible = "denx,u-boot-probe-test";
1022 };
1023
1024 test2 {
1025 compatible = "denx,u-boot-probe-test";
1026 };
1027
1028 test3 {
1029 compatible = "denx,u-boot-probe-test";
1030 };
1031
1032 test4 {
1033 compatible = "denx,u-boot-probe-test";
Jean-Jacques Hiblot6c3af1f2018-11-29 10:57:37 +01001034 first-syscon = <&syscon0>;
1035 second-sys-ctrl = <&another_system_controller>;
Patrick Delaunaya442e612019-03-07 09:57:13 +01001036 third-syscon = <&syscon2>;
Simon Glass98561572017-04-23 20:10:44 -06001037 };
1038 };
1039
Stephen Warren61f5ddc2016-07-13 13:45:31 -06001040 pwrdom: power-domain {
1041 compatible = "sandbox,power-domain";
1042 #power-domain-cells = <1>;
1043 };
1044
1045 power-domain-test {
1046 compatible = "sandbox,power-domain-test";
1047 power-domains = <&pwrdom 2>;
1048 };
1049
Simon Glass5d9a88f2018-10-01 12:22:40 -06001050 pwm: pwm {
Simon Glass43b41562017-04-16 21:01:11 -06001051 compatible = "sandbox,pwm";
Simon Glass5d9a88f2018-10-01 12:22:40 -06001052 #pwm-cells = <2>;
Dario Binacchi55322622021-04-11 09:39:50 +02001053 pinctrl-names = "default";
1054 pinctrl-0 = <&pinmux_pwm_pins>;
Simon Glass43b41562017-04-16 21:01:11 -06001055 };
1056
1057 pwm2 {
1058 compatible = "sandbox,pwm";
Simon Glass5d9a88f2018-10-01 12:22:40 -06001059 #pwm-cells = <2>;
Simon Glass43b41562017-04-16 21:01:11 -06001060 };
1061
Simon Glass64ce0ca2015-07-06 12:54:31 -06001062 ram {
1063 compatible = "sandbox,ram";
1064 };
1065
Simon Glass5010d982015-07-06 12:54:29 -06001066 reset@0 {
1067 compatible = "sandbox,warm-reset";
1068 };
1069
1070 reset@1 {
1071 compatible = "sandbox,reset";
1072 };
1073
Stephen Warren4581b712016-06-17 09:43:59 -06001074 resetc: reset-ctl {
1075 compatible = "sandbox,reset-ctl";
1076 #reset-cells = <1>;
1077 };
1078
1079 reset-ctl-test {
1080 compatible = "sandbox,reset-ctl-test";
Neil Armstrongbdfe6902021-04-20 10:42:25 +02001081 resets = <&resetc 100>, <&resetc 2>, <&resetc 20>, <&resetc 40>;
1082 reset-names = "other", "test", "test2", "test3";
Stephen Warren4581b712016-06-17 09:43:59 -06001083 };
1084
Sughosh Ganuff0dada2019-12-28 23:58:31 +05301085 rng {
1086 compatible = "sandbox,sandbox-rng";
1087 };
1088
Nishanth Menon52159402015-09-17 15:42:41 -05001089 rproc_1: rproc@1 {
1090 compatible = "sandbox,test-processor";
1091 remoteproc-name = "remoteproc-test-dev1";
1092 };
1093
1094 rproc_2: rproc@2 {
1095 compatible = "sandbox,test-processor";
1096 internal-memory-mapped;
1097 remoteproc-name = "remoteproc-test-dev2";
1098 };
1099
Simon Glass5d9a88f2018-10-01 12:22:40 -06001100 panel {
1101 compatible = "simple-panel";
1102 backlight = <&backlight 0 100>;
1103 };
1104
Ramon Fried7fd7e2c2018-07-02 02:57:59 +03001105 smem@0 {
1106 compatible = "sandbox,smem";
1107 };
1108
Simon Glassd4901892018-12-10 10:37:36 -07001109 sound {
1110 compatible = "sandbox,sound";
1111 cpu {
1112 sound-dai = <&i2s 0>;
1113 };
1114
1115 codec {
1116 sound-dai = <&audio 0>;
1117 };
1118 };
1119
Simon Glass0ae0cb72014-10-13 23:42:11 -06001120 spi@0 {
1121 #address-cells = <1>;
1122 #size-cells = <0>;
Simon Glass0503e822015-07-06 12:54:36 -06001123 reg = <0 1>;
Simon Glass0ae0cb72014-10-13 23:42:11 -06001124 compatible = "sandbox,spi";
Ovidiu Panait1dc53ce2020-12-14 19:06:47 +02001125 cs-gpios = <0>, <0>, <&gpio_a 0>;
Dario Binacchi55322622021-04-11 09:39:50 +02001126 pinctrl-names = "default";
1127 pinctrl-0 = <&pinmux_spi0_pins>;
1128
Simon Glass0ae0cb72014-10-13 23:42:11 -06001129 spi.bin@0 {
1130 reg = <0>;
Neil Armstrongffd4c7c2019-02-10 10:16:20 +00001131 compatible = "spansion,m25p16", "jedec,spi-nor";
Simon Glass0ae0cb72014-10-13 23:42:11 -06001132 spi-max-frequency = <40000000>;
1133 sandbox,filename = "spi.bin";
1134 };
Ovidiu Panait1dc53ce2020-12-14 19:06:47 +02001135 spi.bin@1 {
1136 reg = <1>;
1137 compatible = "spansion,m25p16", "jedec,spi-nor";
1138 spi-max-frequency = <50000000>;
1139 sandbox,filename = "spi.bin";
1140 spi-cpol;
1141 spi-cpha;
1142 };
Simon Glass0ae0cb72014-10-13 23:42:11 -06001143 };
1144
Jean-Jacques Hiblot6c3af1f2018-11-29 10:57:37 +01001145 syscon0: syscon@0 {
Simon Glass04035fd2015-07-06 12:54:35 -06001146 compatible = "sandbox,syscon0";
Mario Six82744c22018-10-04 09:00:40 +02001147 reg = <0x10 16>;
Simon Glass04035fd2015-07-06 12:54:35 -06001148 };
1149
Jean-Jacques Hiblot6c3af1f2018-11-29 10:57:37 +01001150 another_system_controller: syscon@1 {
Simon Glass04035fd2015-07-06 12:54:35 -06001151 compatible = "sandbox,syscon1";
Simon Glass0503e822015-07-06 12:54:36 -06001152 reg = <0x20 5
1153 0x28 6
1154 0x30 7
1155 0x38 8>;
Simon Glass04035fd2015-07-06 12:54:35 -06001156 };
1157
Patrick Delaunaya442e612019-03-07 09:57:13 +01001158 syscon2: syscon@2 {
Masahiro Yamada99552c32018-04-23 13:26:53 +09001159 compatible = "simple-mfd", "syscon";
1160 reg = <0x40 5
1161 0x48 6
1162 0x50 7
1163 0x58 8>;
1164 };
1165
Jean-Jacques Hiblot739592c2020-10-16 16:16:34 +05301166 syscon3: syscon@3 {
1167 compatible = "simple-mfd", "syscon";
1168 reg = <0x000100 0x10>;
1169
1170 muxcontroller0: a-mux-controller {
1171 compatible = "mmio-mux";
1172 #mux-control-cells = <1>;
1173
1174 mux-reg-masks = <0x0 0x30>, /* 0: reg 0x0, bits 5:4 */
1175 <0xc 0x1E>, /* 1: reg 0xc, bits 4:1 */
1176 <0x4 0xFF>; /* 2: reg 0x4, bits 7:0 */
1177 idle-states = <MUX_IDLE_AS_IS>, <0x02>, <0x73>;
1178 u-boot,mux-autoprobe;
1179 };
1180 };
1181
1182 muxcontroller1: emul-mux-controller {
1183 compatible = "mux-emul";
1184 #mux-control-cells = <0>;
1185 u-boot,mux-autoprobe;
1186 idle-state = <0xabcd>;
1187 };
1188
Simon Glass93f44e82020-12-16 21:20:27 -07001189 testfdtm0 {
1190 compatible = "denx,u-boot-fdtm-test";
1191 };
1192
1193 testfdtm1: testfdtm1 {
1194 compatible = "denx,u-boot-fdtm-test";
1195 };
1196
1197 testfdtm2 {
1198 compatible = "denx,u-boot-fdtm-test";
1199 };
1200
Sean Anderson7616e362020-09-28 10:52:23 -04001201 timer@0 {
Thomas Choue7cc8d12015-12-11 16:27:34 +08001202 compatible = "sandbox,timer";
1203 clock-frequency = <1000000>;
1204 };
1205
Sean Anderson7616e362020-09-28 10:52:23 -04001206 timer@1 {
1207 compatible = "sandbox,timer";
1208 sandbox,timebase-frequency-fallback;
1209 };
1210
Miquel Raynalb91ad162018-05-15 11:57:27 +02001211 tpm2 {
1212 compatible = "sandbox,tpm2";
1213 };
1214
Simon Glass171e9912015-05-22 15:42:15 -06001215 uart0: serial {
1216 compatible = "sandbox,serial";
1217 u-boot,dm-pre-reloc;
Dario Binacchi55322622021-04-11 09:39:50 +02001218 pinctrl-names = "default";
1219 pinctrl-0 = <&pinmux_uart0_pins>;
Joe Hershbergerbfacad72015-03-22 17:09:15 -05001220 };
1221
Simon Glasse00cb222015-03-25 12:23:05 -06001222 usb_0: usb@0 {
1223 compatible = "sandbox,usb";
1224 status = "disabled";
1225 hub {
1226 compatible = "sandbox,usb-hub";
1227 #address-cells = <1>;
1228 #size-cells = <0>;
1229 flash-stick {
1230 reg = <0>;
1231 compatible = "sandbox,usb-flash";
1232 };
1233 };
1234 };
1235
1236 usb_1: usb@1 {
1237 compatible = "sandbox,usb";
Mark Kettenisfb574622021-10-23 16:58:02 +02001238 iommus = <&iommu>;
Simon Glasse00cb222015-03-25 12:23:05 -06001239 hub {
1240 compatible = "usb-hub";
1241 usb,device-class = <9>;
Michael Wallec03b7612020-06-02 01:47:07 +02001242 #address-cells = <1>;
1243 #size-cells = <0>;
Simon Glasse00cb222015-03-25 12:23:05 -06001244 hub-emul {
1245 compatible = "sandbox,usb-hub";
1246 #address-cells = <1>;
1247 #size-cells = <0>;
Simon Glass431cbd62015-11-08 23:48:01 -07001248 flash-stick@0 {
Simon Glasse00cb222015-03-25 12:23:05 -06001249 reg = <0>;
1250 compatible = "sandbox,usb-flash";
1251 sandbox,filepath = "testflash.bin";
1252 };
1253
Simon Glass431cbd62015-11-08 23:48:01 -07001254 flash-stick@1 {
1255 reg = <1>;
1256 compatible = "sandbox,usb-flash";
1257 sandbox,filepath = "testflash1.bin";
1258 };
1259
1260 flash-stick@2 {
1261 reg = <2>;
1262 compatible = "sandbox,usb-flash";
1263 sandbox,filepath = "testflash2.bin";
1264 };
1265
Simon Glassbff1a712015-11-08 23:48:08 -07001266 keyb@3 {
1267 reg = <3>;
1268 compatible = "sandbox,usb-keyb";
1269 };
1270
Simon Glasse00cb222015-03-25 12:23:05 -06001271 };
Michael Wallec03b7612020-06-02 01:47:07 +02001272
1273 usbstor@1 {
1274 reg = <1>;
1275 };
1276 usbstor@3 {
1277 reg = <3>;
1278 };
Simon Glasse00cb222015-03-25 12:23:05 -06001279 };
1280 };
1281
1282 usb_2: usb@2 {
1283 compatible = "sandbox,usb";
1284 status = "disabled";
1285 };
1286
Mateusz Kulikowskid33776e2016-03-31 23:12:28 +02001287 spmi: spmi@0 {
1288 compatible = "sandbox,spmi";
1289 #address-cells = <0x1>;
1290 #size-cells = <0x1>;
Simon Glassa605b0f2019-09-25 08:55:59 -06001291 ranges;
Mateusz Kulikowskid33776e2016-03-31 23:12:28 +02001292 pm8916@0 {
1293 compatible = "qcom,spmi-pmic";
1294 reg = <0x0 0x1>;
1295 #address-cells = <0x1>;
1296 #size-cells = <0x1>;
Simon Glassa605b0f2019-09-25 08:55:59 -06001297 ranges;
Mateusz Kulikowskid33776e2016-03-31 23:12:28 +02001298
1299 spmi_gpios: gpios@c000 {
1300 compatible = "qcom,pm8916-gpio";
1301 reg = <0xc000 0x400>;
1302 gpio-controller;
1303 gpio-count = <4>;
1304 #gpio-cells = <2>;
1305 gpio-bank-name="spmi";
1306 };
1307 };
1308 };
maxims@google.com0753bc22017-04-17 12:00:21 -07001309
1310 wdt0: wdt@0 {
1311 compatible = "sandbox,wdt";
Rasmus Villemoes4171c572021-08-19 11:57:06 +02001312 hw_margin_ms = <200>;
maxims@google.com0753bc22017-04-17 12:00:21 -07001313 };
Rob Clarkf2006802018-01-10 11:33:30 +01001314
Mario Six957983e2018-08-09 14:51:19 +02001315 axi: axi@0 {
1316 compatible = "sandbox,axi";
1317 #address-cells = <0x1>;
1318 #size-cells = <0x1>;
1319 store@0 {
1320 compatible = "sandbox,sandbox_store";
1321 reg = <0x0 0x400>;
1322 };
1323 };
1324
Rob Clarkf2006802018-01-10 11:33:30 +01001325 chosen {
Simon Glass7e878162018-02-03 10:36:58 -07001326 #address-cells = <1>;
1327 #size-cells = <1>;
Simon Glass14ca9f72020-01-27 08:49:43 -07001328 setting = "sunrise ohoka";
1329 other-node = "/some-bus/c-test@5";
Simon Glassbd933bf2020-01-27 08:49:46 -07001330 int-values = <0x1937 72993>;
Simon Glass0f7b1112020-07-07 13:12:06 -06001331 u-boot,acpi-ssdt-order = <&acpi_test2 &acpi_test1>;
Rob Clarkf2006802018-01-10 11:33:30 +01001332 chosen-test {
1333 compatible = "denx,u-boot-fdt-test";
1334 reg = <9 1>;
1335 };
1336 };
Mario Sixe8d52912018-03-12 14:53:33 +01001337
1338 translation-test@8000 {
1339 compatible = "simple-bus";
1340 reg = <0x8000 0x4000>;
1341
1342 #address-cells = <0x2>;
1343 #size-cells = <0x1>;
1344
1345 ranges = <0 0x0 0x8000 0x1000
1346 1 0x100 0x9000 0x1000
1347 2 0x200 0xA000 0x1000
1348 3 0x300 0xB000 0x1000
1349 >;
1350
Fabien Dessenne641067f2019-05-31 15:11:30 +02001351 dma-ranges = <0 0x000 0x10000000 0x1000
1352 1 0x100 0x20000000 0x1000
1353 >;
1354
Mario Sixe8d52912018-03-12 14:53:33 +01001355 dev@0,0 {
1356 compatible = "denx,u-boot-fdt-dummy";
1357 reg = <0 0x0 0x1000>;
Álvaro Fernåndez Rojas79598822018-12-03 19:37:09 +01001358 reg-names = "sandbox-dummy-0";
Mario Sixe8d52912018-03-12 14:53:33 +01001359 };
1360
1361 dev@1,100 {
1362 compatible = "denx,u-boot-fdt-dummy";
1363 reg = <1 0x100 0x1000>;
1364
1365 };
1366
1367 dev@2,200 {
1368 compatible = "denx,u-boot-fdt-dummy";
1369 reg = <2 0x200 0x1000>;
1370 };
1371
1372
1373 noxlatebus@3,300 {
1374 compatible = "simple-bus";
1375 reg = <3 0x300 0x1000>;
1376
1377 #address-cells = <0x1>;
1378 #size-cells = <0x0>;
1379
1380 dev@42 {
1381 compatible = "denx,u-boot-fdt-dummy";
1382 reg = <0x42>;
1383 };
1384 };
1385 };
Mario Six4eea5312018-09-27 09:19:31 +02001386
1387 osd {
1388 compatible = "sandbox,sandbox_osd";
1389 };
Tom Rinid24c1d02018-09-30 18:16:51 -04001390
Jens Wiklanderfa830ae2018-09-25 16:40:16 +02001391 sandbox_tee {
1392 compatible = "sandbox,tee";
1393 };
Bin Meng4f89d492018-10-15 02:21:26 -07001394
1395 sandbox_virtio1 {
1396 compatible = "sandbox,virtio1";
1397 };
1398
1399 sandbox_virtio2 {
1400 compatible = "sandbox,virtio2";
1401 };
Patrice Chotardf41a8242018-10-24 14:10:23 +02001402
Etienne Carriere87d4f272020-09-09 18:44:05 +02001403 sandbox_scmi {
1404 compatible = "sandbox,scmi-devices";
Etienne Carriere10d3e5d2022-02-21 09:22:41 +01001405 clocks = <&clk_scmi 2>, <&clk_scmi 0>;
Etienne Carriere41d62e22022-02-21 09:22:39 +01001406 resets = <&reset_scmi 3>;
1407 regul0-supply = <&regul0_scmi>;
1408 regul1-supply = <&regul1_scmi>;
Etienne Carriere87d4f272020-09-09 18:44:05 +02001409 };
1410
Patrice Chotardf41a8242018-10-24 14:10:23 +02001411 pinctrl {
1412 compatible = "sandbox,pinctrl";
Patrick Delaunayd15c05b2020-01-13 11:35:12 +01001413
Sean Anderson7f0f1802020-09-14 11:01:57 -04001414 pinctrl-names = "default", "alternate";
1415 pinctrl-0 = <&pinctrl_gpios>, <&pinctrl_i2s>;
1416 pinctrl-1 = <&pinctrl_spi>, <&pinctrl_i2c>;
Patrick Delaunayd15c05b2020-01-13 11:35:12 +01001417
Sean Anderson7f0f1802020-09-14 11:01:57 -04001418 pinctrl_gpios: gpios {
Patrick Delaunayd15c05b2020-01-13 11:35:12 +01001419 gpio0 {
Sean Anderson7f0f1802020-09-14 11:01:57 -04001420 pins = "P5";
1421 function = "GPIO";
Patrick Delaunayd15c05b2020-01-13 11:35:12 +01001422 bias-pull-up;
1423 input-disable;
1424 };
1425 gpio1 {
Sean Anderson7f0f1802020-09-14 11:01:57 -04001426 pins = "P6";
1427 function = "GPIO";
Patrick Delaunayd15c05b2020-01-13 11:35:12 +01001428 output-high;
1429 drive-open-drain;
1430 };
1431 gpio2 {
Sean Anderson7f0f1802020-09-14 11:01:57 -04001432 pinmux = <SANDBOX_PINMUX(7, SANDBOX_PINMUX_GPIO)>;
Patrick Delaunayd15c05b2020-01-13 11:35:12 +01001433 bias-pull-down;
1434 input-enable;
1435 };
1436 gpio3 {
Sean Anderson7f0f1802020-09-14 11:01:57 -04001437 pinmux = <SANDBOX_PINMUX(8, SANDBOX_PINMUX_GPIO)>;
Patrick Delaunayd15c05b2020-01-13 11:35:12 +01001438 bias-disable;
1439 };
1440 };
Sean Anderson7f0f1802020-09-14 11:01:57 -04001441
1442 pinctrl_i2c: i2c {
1443 groups {
1444 groups = "I2C_UART";
1445 function = "I2C";
1446 };
1447
1448 pins {
1449 pins = "P0", "P1";
1450 drive-open-drain;
1451 };
1452 };
1453
1454 pinctrl_i2s: i2s {
1455 groups = "SPI_I2S";
1456 function = "I2S";
1457 };
1458
1459 pinctrl_spi: spi {
1460 groups = "SPI_I2S";
1461 function = "SPI";
1462
1463 cs {
1464 pinmux = <SANDBOX_PINMUX(5, SANDBOX_PINMUX_CS)>,
1465 <SANDBOX_PINMUX(6, SANDBOX_PINMUX_CS)>;
1466 };
1467 };
Patrice Chotardf41a8242018-10-24 14:10:23 +02001468 };
Benjamin Gaignard7f84fc62018-11-27 13:49:50 +01001469
Dario Binacchi55322622021-04-11 09:39:50 +02001470 pinctrl-single-no-width {
1471 compatible = "pinctrl-single";
1472 reg = <0x0000 0x238>;
1473 #pinctrl-cells = <1>;
1474 pinctrl-single,function-mask = <0x7f>;
1475 };
1476
1477 pinctrl-single-pins {
1478 compatible = "pinctrl-single";
1479 reg = <0x0000 0x238>;
1480 #pinctrl-cells = <1>;
1481 pinctrl-single,register-width = <32>;
1482 pinctrl-single,function-mask = <0x7f>;
1483
1484 pinmux_pwm_pins: pinmux_pwm_pins {
1485 pinctrl-single,pins = < 0x48 0x06 >;
1486 };
1487
1488 pinmux_spi0_pins: pinmux_spi0_pins {
1489 pinctrl-single,pins = <
1490 0x190 0x0c
1491 0x194 0x0c
1492 0x198 0x23
1493 0x19c 0x0c
1494 >;
1495 };
1496
1497 pinmux_uart0_pins: pinmux_uart0_pins {
1498 pinctrl-single,pins = <
1499 0x70 0x30
1500 0x74 0x00
1501 >;
1502 };
1503 };
1504
1505 pinctrl-single-bits {
1506 compatible = "pinctrl-single";
1507 reg = <0x0000 0x50>;
1508 #pinctrl-cells = <2>;
1509 pinctrl-single,bit-per-mux;
1510 pinctrl-single,register-width = <32>;
1511 pinctrl-single,function-mask = <0xf>;
1512
1513 pinmux_i2c0_pins: pinmux_i2c0_pins {
1514 pinctrl-single,bits = <
1515 0x10 0x00002200 0x0000ff00
1516 >;
1517 };
1518
1519 pinmux_lcd_pins: pinmux_lcd_pins {
1520 pinctrl-single,bits = <
1521 0x40 0x22222200 0xffffff00
1522 0x44 0x22222222 0xffffffff
1523 0x48 0x00000022 0x000000ff
1524 0x48 0x02000000 0x0f000000
1525 0x4c 0x02000022 0x0f0000ff
1526 >;
1527 };
1528 };
1529
Benjamin Gaignard7f84fc62018-11-27 13:49:50 +01001530 hwspinlock@0 {
1531 compatible = "sandbox,hwspinlock";
1532 };
Grygorii Strashkob3309912018-11-28 19:17:51 +01001533
1534 dma: dma {
1535 compatible = "sandbox,dma";
1536 #dma-cells = <1>;
1537
1538 dmas = <&dma 0>, <&dma 1>, <&dma 2>;
1539 dma-names = "m2m", "tx0", "rx0";
1540 };
Alex Margineanec9594a2019-06-03 19:12:28 +03001541
Alex Margineanc3d9f3f2019-07-12 10:13:53 +03001542 /*
1543 * keep mdio-mux ahead of mdio so that the mux is removed first at the
1544 * end of the test. If parent mdio is removed first, clean-up of the
1545 * mux will trigger a 2nd probe of parent-mdio, leaving parent-mdio
1546 * active at the end of the test. That it turn doesn't allow the mdio
1547 * class to be destroyed, triggering an error.
1548 */
1549 mdio-mux-test {
1550 compatible = "sandbox,mdio-mux";
1551 #address-cells = <1>;
1552 #size-cells = <0>;
1553 mdio-parent-bus = <&mdio>;
1554
1555 mdio-ch-test@0 {
1556 reg = <0>;
1557 };
1558 mdio-ch-test@1 {
1559 reg = <1>;
1560 };
1561 };
1562
1563 mdio: mdio-test {
Alex Margineanec9594a2019-06-03 19:12:28 +03001564 compatible = "sandbox,mdio";
Marek BehĂșnf3dd2132022-04-07 00:32:57 +02001565 #address-cells = <1>;
1566 #size-cells = <0>;
1567
1568 ethphy1: ethernet-phy@1 {
1569 reg = <1>;
1570 };
Alex Margineanec9594a2019-06-03 19:12:28 +03001571 };
Sean Anderson4a3390f2020-06-24 06:41:12 -04001572
1573 pm-bus-test {
1574 compatible = "simple-pm-bus";
1575 clocks = <&clk_sandbox 4>;
1576 power-domains = <&pwrdom 1>;
1577 };
Sean Anderson038b13e2020-06-24 06:41:14 -04001578
1579 resetc2: syscon-reset {
1580 compatible = "syscon-reset";
1581 #reset-cells = <1>;
1582 regmap = <&syscon0>;
1583 offset = <1>;
1584 mask = <0x27FFFFFF>;
1585 assert-high = <0>;
1586 };
1587
1588 syscon-reset-test {
1589 compatible = "sandbox,misc_sandbox";
1590 resets = <&resetc2 15>, <&resetc2 30>, <&resetc2 60>;
1591 reset-names = "valid", "no_mask", "out_of_range";
1592 };
Jean-Jacques Hiblot0ced26a2020-09-24 10:04:18 +05301593
Simon Glass3a8ee3d2020-11-05 06:32:05 -07001594 sysinfo {
1595 compatible = "sandbox,sysinfo-sandbox";
1596 };
1597
Sean Anderson1cbfed82021-04-20 10:50:58 -04001598 sysinfo-gpio {
1599 compatible = "gpio-sysinfo";
1600 gpios = <&gpio_a 15>, <&gpio_a 16>, <&gpio_a 17>;
1601 revisions = <19>, <5>;
1602 names = "rev_a", "foo";
1603 };
1604
Jean-Jacques Hiblot0ced26a2020-09-24 10:04:18 +05301605 some_regmapped-bus {
1606 #address-cells = <0x1>;
1607 #size-cells = <0x1>;
1608
1609 ranges = <0x0 0x0 0x10>;
1610 compatible = "simple-bus";
1611
1612 regmap-test_0 {
1613 reg = <0 0x10>;
1614 compatible = "sandbox,regmap_test";
1615 };
1616 };
Simon Glass2e7d35d2014-02-26 15:59:21 -07001617};
Przemyslaw Marczak9038cd52015-05-13 13:38:35 +02001618
1619#include "sandbox_pmic.dtsi"
Heinrich Schuchardt4a2a78c2021-02-18 13:01:35 +01001620#include "cros-ec-keyboard.dtsi"